# 128K x 36 and 256K x 18 Bit Pipelined ZBT™ RAM Synchronous Fast Static RAM The ZBT RAM is a 4M—bit synchronous fast static RAM designed to provide Zero Bus Turnaround™. The ZBT RAM allows 100% use of bus cycles during back—to—back read/write and write/read cycles. The MCM63Z736 (organized as 128K words by 36 bits) and the MCM63Z818 (organized as 256K words by 18 bits) are fabricated in Motorola's high performance silicon gate CMOS technology. This device integrates input registers, an output register, a 2—bit address counter, and high speed SRAM onto a single monolithic circuit for reduced parts count in communication applications. Synchronous design allows precise cycle control with the use of an external clock (CK). CMOS circuitry reduces the overall power consumption of the integrated functions for greater reliability. Addresses (SA), data inputs (DQ), and all control signals except output enable $(\overline{G})$ and linear burst order $(\overline{LBO})$ are clock (CK) controlled through positive-edge-triggered noninverting registers. Write cycles are internally self–timed and are initiated by the rising edge of the clock (CK) input. This feature eliminates complex off–chip write pulse generation and provides increased timing flexibility for incoming signals. For read cycles, pipelined SRAM output data is temporarily stored by an edgetriggered output register and then released to the output buffers at the next rising edge of clock (CK). - 3.3 V LVTTL and LVCMOS Compatible - MCM63Z736/MCM63Z818–143 = 4 ns Access/7 ns Cycle (143 MHz) MCM63Z736/MCM63Z818–133 = 4.2 ns Access/7.5 ns Cycle (133 MHz) MCM63Z736/MCM63Z818–100 = 5 ns Access/10 ns Cycle (100 MHz) - Selectable Burst Sequencing Order (Linear/Interleaved) - Internally Self-Timed Write Cycle - Two-Cycle Deselect - Byte Write Control - ADV Controlled Burst - 100-Pin TQFP Package # MCM63Z736 MCM63Z818 ZBT and Zero Bus Turnaround are trademarks of Integrated Device Technology, Inc., and the architecture is supported by Micron Technology, Inc. and Motorola, Inc. REV 6 1/14/00 ## **PIN ASSIGNMENT** TOP VIEW MCM63Z736 ## **PIN ASSIGNMENT** MCM63Z818 MOTOROLA FAST SRAM MCM63Z736 MCM63Z818 3 ## MCM63Z736 PIN DESCRIPTIONS | Pin Locations | Symbol | Туре | Description | |---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 85 | ADV | Input | Synchronous Load/Advance: Loads a new address into counter when low. RAM uses internally generated burst addresses when high. | | 89 | CK | Input | Clock: This signal registers the address, data in, and all control signals except $\overline{\bf G}$ and $\overline{\bf LBO}$ . | | 87 | CKE | Input | Clock Enable: Disables the CK input when CKE is high. | | (a) 51, 52, 53, 56, 57, 58, 59, 62, 63<br>(b) 68, 69, 72, 73, 74, 75, 78, 79, 80<br>(c) 1, 2, 3, 6, 7, 8, 9, 12, 13<br>(d) 18, 19, 22, 23, 24, 25, 28, 29, 30 | DQx | I/O | Synchronous Data I/O: "x" refers to the byte being read or written (byte a, b, c, d). | | 86 | G | Input | Asynchronous Output Enable. | | 31 | ĪBŌ | Input | Linear Burst Order Input: This pin must remain in steady state (this signal not registered or latched). It must be tied high or low. Low — linear burst counter. High — interleaved burst counter. | | 32, 33, 34, 35, 44, 45, 46,<br>47, 48, 49, 50, 81, 82, 99, 100 | SA | Input | Synchronous Address Inputs: These inputs are registered and must meet setup and hold times. | | 37, 36 | SA0, SA1 | Input | Synchronous Burst Address Inputs: The two LSBs of the address field. These pins must preset the burst address counter values. These inputs are registered and must meet setup and hold times. | | 93, 94, 95, 96<br>(a) (b) (c) (d) | SBx | Input | Synchronous Byte Write Inputs: Enables write to byte "x" (byte a, b, c, d) in conjunction with SW. Has no effect on read cycles. | | 98 | SE1 | Input | Synchronous Chip Enable: Active low to enable chip. | | 97 | SE2 | Input | Synchronous Chip Enable: Active high for depth expansion. | | 92 | SE3 | Input | Synchronous Chip Enable: Active low for depth expansion. | | 88 | SW | Input | Synchronous Write: This signal writes only those bytes that have been selected using the byte write $\overline{\text{SBx}}$ pins. | | 14, 15, 16, 41, 65, 66, 91 | V <sub>DD</sub> | Supply | Core Power Supply. | | 4, 11, 20, 27, 54, 61, 70, 77 | V <sub>DDQ</sub> | Supply | I/O Power Supply. | | 5, 10, 17, 21, 26, 40,<br>55, 60, 64, 67, 71, 76, 90 | V <sub>SS</sub> | Supply | Ground. | | 38, 39, 42, 43, 83, 84 | NC | _ | No Connection: There is no connection to the chip. | ## MCM63Z818 PIN DESCRIPTIONS | Pin Locations | Symbol | Туре | Description | |-----------------------------------------------------------------------------------------------------|------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 85 | ADV | Input | Synchronous Load/Advance: Loads a new address into counter when low. RAM uses internally generated burst addresses when high. | | 89 | СК | Input | Clock: This signal registers the address, data in, and all control signals except $\overline{G}$ and $\overline{LBO}$ . | | 87 | CKE | Input | Clock Enable: Disables the CK input when CKE is high. | | (a) 58, 59, 62, 63, 68, 69, 72, 73, 74<br>(b) 8, 9, 12, 13, 18, 19, 22, 23, 24 | DQx | I/O | Synchronous Data I/O: "x" refers to the byte being read or written (byte a, b). | | 86 | G | Input | Asynchronous Output Enable. | | 31 | LBO | Input | Linear Burst Order Input: This pin must remain in steady state (this signal not registered or latched). It must be tied high or low. Low — linear burst counter. High — interleaved burst counter. | | 32, 33, 34, 35, 44, 45, 46,<br>47, 48, 49, 50, 80, 81, 82, 99, 100 | SA | Input | Synchronous Address Inputs: These inputs are registered and must meet setup and hold times. | | 37, 36 | SA0, SA1 | Input | Synchronous Burst Address Inputs: The two LSBs of the address field. These pins must preset the burst address counter values. These inputs are registered and must meet setup and hold times. | | 93, 94<br>(a) (b) | SBx | Input | Synchronous Byte Write Inputs: Enables write to byte "x" (byte a, b) in conjunction with SW. Has no effect on read cycles. | | 98 | SE1 | Input | Synchronous Chip Enable: Active low to enable chip. | | 97 | SE2 | Input | Synchronous Chip Enable: Active high for depth expansion. | | 92 | SE3 | Input | Synchronous Chip Enable: Active low for depth expansion. | | 88 | SW | Input | Synchronous Write: This signal writes only those bytes that have been selected using the byte write \$\overline{SBx}\$ pins. | | 14, 15, 16, 41, 65, 66, 91 | V <sub>DD</sub> | Supply | Core Power Supply. | | 4, 11, 20, 27, 54, 61, 70, 77 | V <sub>DDQ</sub> | Supply | I/O Power Supply. | | 5, 10, 17, 21, 26, 40,<br>55, 60, 64, 67, 71, 76, 90 | V <sub>SS</sub> | Supply | Ground. | | 1, 2, 3, 6, 7, 25, 28, 29, 30,<br>38, 39, 42, 43, 51, 52, 53, 56, 57,<br>75, 78, 79, 83, 84, 95, 96 | NC | _ | No Connection: There is no connection to the chip. | ## **TRUTH TABLE** | СК | CKE | E | sw | SBx | ADV | SA0 –<br>SAx | Next Operation | Input Command<br>Code | Notes | |-----|-----|-------|----|----------|-----|--------------|-------------------------|-----------------------|------------------| | L–H | 1 | Х | Х | Х | Х | Х | Hold | Н | 1, 2 | | L–H | 0 | False | Х | Х | 0 | Х | Deselect | D | 1, 2 | | L–H | 0 | True | 0 | V | 0 | ٧ | Load Address, New Write | W | 1, 2, 3,<br>4, 5 | | L–H | 0 | True | 1 | Х | 0 | ٧ | Load Address, New Read | R | 1, 2 | | L–H | 0 | Х | Х | V (W) | 1 | × | Burst | В | 1, 2, 4, | | | | | | X (R, D) | | | Continue | | 6, 7 | #### NOTES: - 1. X = don't care, 1 = logic high, 0 = logic low, V = valid signal, according to AC Operating Conditions and Characteristics. - 2. $E = \text{true if } \overline{SE1} \text{ and } \overline{SE3} = 0, \text{ and } SE2 = 1.$ - 3. Byte write enables, SBx are evaluated only as new write addresses are loaded. - 4. No control inputs except CKE, SBx, and ADV are recognized in a clock cycle where ADV is sampled high. - 5. A write with SBx not valid does load addresses. - 6. A burst write with SBx not valid does increment address. - 7. ADV controls whether the RAM enters burst mode. If the previous cycle was a write, then ADV = 1 results in a burst write. If the previous cycle is a read, then ADV = 1 results in a burst read. ADV = 1 will also continue a deslect cycle. ## **WRITE TRUTH TABLE** | Cycle Type | sw | SBa | SBb | SBc<br>(See Note 1) | SBd<br>(See Note 1) | |---------------------------|----|-----|-----|---------------------|---------------------| | Read | Н | Х | Х | Х | Х | | Write Byte a | L | L | Н | Н | Н | | Write Byte b | L | Н | L | Н | Н | | Write Byte c (See Note 1) | L | Н | Н | L | Н | | Write Byte d (See Note 1) | L | Н | Н | Н | L | | Write All Bytes | L | L | L | L | L | #### NOTE: # LINEAR BURST ADDRESS TABLE $(\overline{LBO} = V_{SS})$ | 1st Address (External) | 2nd Address (Internal) | 3rd Address (Internal) | 4th Address (Internal) | |------------------------|------------------------|------------------------|------------------------| | X X00 | X X01 | X X10 | X X11 | | X X01 | X X10 | X X11 | X X00 | | X X10 | X X11 | X X00 | X X01 | | X X11 | X X00 | X X01 | X X10 | ## **INTERLEAVED BURST ADDRESS TABLE** ( $\overline{LBO} = V_{DD}$ ) | 1st Address (External) | 2nd Address (Internal) | 3rd Address (Internal) | 4th Address (Internal) | |------------------------|------------------------|------------------------|------------------------| | X X00 | X X01 | X X10 | X X11 | | X X01 | X X00 | X X11 | X X10 | | X X10 | X X11 | X X00 | X X01 | | X X11 | X X10 | X X01 | X X00 | <sup>1.</sup> Valid only for MCM63Z736. ## INPUT COMMAND CODE AND STATE NAME DEFINITION DIAGRAM NOTE: Cycles are named for their control inputs, not for data I/O state. Figure 1. ZBT RAM State Diagram Figure 2. State Definitions for ZBT RAM State Diagram Figure 3. Data I/O State Diagram Figure 4. State Definitions for I/O State Diagrams ## **ABSOLUTE MAXIMUM RATINGS** (See Note 1) | Rating | Symbol | Value | Unit | Notes | |------------------------------------------------------------------------------|------------------------------------|----------------------------------------------------|------|-------| | Power Supply Voltage | V <sub>DD</sub> | -0.5 to 4.6 | ٧ | | | I/O Supply Voltage | V <sub>DDQ</sub> | $V_{SS}$ – 0.5 to $V_{DD}$ | ٧ | 2 | | Input Voltage Relative to V <sub>SS</sub> for Any Pin Except V <sub>DD</sub> | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>DD</sub> + 0.5 | ٧ | 2 | | Input Voltage (Three State I/O) | V <sub>IT</sub> | V <sub>SS</sub> - 0.5 to<br>V <sub>DDQ</sub> + 0.5 | ٧ | 2 | | Output Current (per I/O) | l <sub>out</sub> | ±20 | mA | | | Package Power Dissipation | PD | 1.3 | W | 3 | | Temperature Under Bias | T <sub>bias</sub> | -10 to 85 | °C | | | Storage Temperature | T <sub>stg</sub> | -55 to 125 | °C | | This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit. #### NOTES: - Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability. - 2. This is a steady-state DC parameter that is in effect after the power supply has achieved its nominal operating level. Power sequencing is not necessary. - 3. Power dissipation capability is dependent upon package characteristics and use environment. See Package Thermal Characteristics. #### PACKAGE THERMAL CHARACTERISTICS | Thermal Resistanc | е | Symbol | Max | Unit | Notes | |---------------------------------|----------------------------------------|-----------------|----------|------|-------| | Junction to Ambient (@ 200 lfm) | Single–Layer Board<br>Four–Layer Board | $R_{\theta JA}$ | 40<br>25 | °C/W | 1, 2 | | Junction to Board (Bottom) | | $R_{\theta JB}$ | 17 | °C/W | 3 | | Junction to Case (Top) | | $R_{ heta JC}$ | 9 | °C/W | 4 | #### NOTES: - 1. Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, board population, and board thermal resistance. - 2. Per SEMI G38-87. - 3. Indicates the average thermal resistance between the die and the printed circuit board. - 4. Indicates the average thermal resistance between the die and the case top surface via the cold plate method (MIL SPEC-883 Method 1012.1). ## DC OPERATING CONDITIONS AND CHARACTERISTICS $(V_{DD} = 3.3 \text{ V} \pm 5\%, T_A = 0^{\circ} \text{ to } 70^{\circ}\text{C Unless Otherwise Noted})$ ## **RECOMMENDED OPERATING CONDITIONS** (Voltages Referenced to V<sub>SS</sub> = 0 V) | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------------|--------------------|-------|-----|------------------------|------| | Supply Voltage | V <sub>DD</sub> | 3.135 | 3.3 | 3.465 | ٧ | | I/O Supply Voltage | V <sub>DDQ</sub> * | 3.135 | 3.3 | V <sub>DD</sub> | ٧ | | Input Low Voltage | V <sub>IL</sub> | -0.3 | _ | 0.8 | ٧ | | Input High Voltage | V <sub>IH</sub> | 2 | _ | V <sub>DD</sub> + 0.3 | ٧ | | Input High Voltage I/O Pins | V <sub>IH2</sub> | 2 | _ | V <sub>DDQ</sub> + 0.3 | ٧ | <sup>\*</sup> V<sub>DD</sub> and V<sub>DDQ</sub> are shorted together on the device and must be supplied with identical voltage levels. Figure 5. Undershoot Voltage ## DC CHARACTERISTICS AND SUPPLY CURRENTS | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|-----|-------------------|------|---------| | Input Leakage Current (0 V ≤ V <sub>in</sub> ≤ V <sub>DD</sub> ) | l <sub>lkg(l)</sub> | _ | _ | ±1 | μА | 1 | | Output Leakage Current (0 $V \le V_{in} \le V_{DDQ}$ ) | l <sub>lkg(O)</sub> | _ | _ | ±1 | μА | | | AC Supply Current (Device Selected, MCM63Z736/818–143 All Outputs Open, Freq = Max) Includes Supply Current for Both VDD and VDDQ MCM63Z736/818–100 | <sup>I</sup> DDA | _ | _ | 515<br>495<br>395 | mA | 2, 3, 4 | | CMOS Standby Supply Current (Device Deselected, Freq = 0, VDD = Max, VDDQ = Max, All Inputs Static at CMOS Levels) | I <sub>SB2</sub> | _ | _ | 40 | mA | 5, 6 | | TTL Standby Supply Current (Device Deselected, Freq = 0, V <sub>DD</sub> = Max, V <sub>DDQ</sub> = Max, All Inputs Static at TTL Levels) | I <sub>SB3</sub> | _ | _ | 145 | mA | 5, 7 | | Clock Running (Device Deselected, MCM63Z736/818–143 Freq = Max, V <sub>DD</sub> = Max, All Inputs MCM63Z736/818–133 Toggling at CMOS Levels) MCM63Z736/818–100 | I <sub>SB4</sub> | _ | _ | 380<br>365<br>305 | mA | 5, 7 | | Hold Supply Current (Device Selected, Freq = Max, $V_{DD}$ = Max, $V_{DDQ}$ = Max, $\overline{CKE} \ge V_{DD} - 0.2$ V, All Inputs Static at CMOS Levels) | I <sub>DD1</sub> | _ | _ | 80 | mA | 6 | | Output Low Voltage (I <sub>OL</sub> = 8 mA) | V <sub>OL</sub> | _ | _ | 0.4 | ٧ | | | Output High Voltage (I <sub>OH</sub> = -8 mA) | VOH | 2.4 | _ | _ | ٧ | | ## NOTES: - 1. $\overline{\text{LBO}}$ has an internal pullup and will exhibit leakage currents of $\pm 5~\mu\text{A}$ . - 2. Reference AC Operating Conditions and Characteristics for Input and Timing. - 3. All addresses transition simultaneously low (LSB) then high (MSB). - 4. Data states are all zero. - 5. Device in deselected mode as defined by the Truth Table. - 6. CMOS levels for I/Os are $V_{IT} \le V_{SS} + 0.2 \text{ V or } \ge V_{DDQ} 0.2 \text{ V}$ . CMOS levels for other inputs are $V_{In} \le V_{SS} + 0.2 \text{ V or } \ge V_{DD} 0.2 \text{ V}$ . - 7. TTL levels for I/O's are $V_{IT} \le V_{IL}$ or $\ge V_{IH2}$ . TTL levels for other inputs are $V_{in} \le V_{IL}$ or $\ge V_{IH3}$ . # $\textbf{CAPACITANCE} \ (f = 1.0 \ \text{MHz}, \ dV = 3.0 \ \text{V}, \ T_{\c A} = 0^{\circ} \ \text{to} \ 70^{\circ} C, \ \text{Periodically Sampled Rather Than} \ 100\% \ \text{Tested})$ | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------|------------------|-----|-----|-----|------| | Input Capacitance | C <sub>in</sub> | _ | 4 | 5 | pF | | Input/Output Capacitance | C <sub>I/O</sub> | _ | 7 | 8 | pF | ## **AC OPERATING CONDITIONS AND CHARACTERISTICS** $(V_{DD} = 3.3 \text{ V} \pm 5\%, T_A = 0^{\circ} \text{ to } 70^{\circ}\text{C Unless Otherwise Noted})$ | Input Timing Measurement Reference Level 1.5 V | Output Timing Reference Level 1.5 V | |------------------------------------------------|-------------------------------------------------| | Input Pulse Levels | Output Load See Figure 6 Unless Otherwise Noted | | Input Rise/Fall Time | R <sub>θ</sub> JA Under Test TBD | ## READ/WRITE CYCLE TIMING (See Notes 1 and 2) | | | | MCM63Z | 736–143<br>7818–143<br>MHz | MCM63Z | Z736–133<br>Z818–133<br>MHz | MCM63Z | 736–100<br>7818–100<br>MHz | | | |--------------------------------|-------------------------------------------------------------------|-------------------------------------|-------------------------|----------------------------|-------------------------|-----------------------------|--------------------------------------|----------------------------|------|-------| | Parameter | | Symbol | Min | Max | Min | Max | Min | Max | Unit | Notes | | Cycle Time | | <sup>t</sup> KHKH | 7.0 | _ | 7.5 | _ | 10 | _ | ns | | | Clock High Pulse Width | | <sup>†</sup> KHKL | 2.8 | _ | 3 | _ | 4 | _ | ns | 3 | | Clock Low Pulse Width | | †KLKH | 2.8 | _ | 3 | _ | 4 | _ | ns | 3 | | Clock Access Time | | <sup>t</sup> KHQV | _ | 4.0 | _ | 4.2 | _ | 5 | ns | | | Output Enable to Output Valid | | <sup>t</sup> GLQV | _ | 4.0 | _ | 4.2 | _ | 5 | ns | | | Clock High to Output Active | | tKHQX1 | 1.5 | _ | 1.5 | _ | 1.5 | _ | ns | 4, 5 | | Output Hold Time | | tKHQX | 1.5 | _ | 1.5 | _ | 1.5 | _ | ns | 4 | | Output Enable to Output Active | | <sup>t</sup> GLQX | 0 | _ | 0 | _ | 0 | _ | ns | 4, 5 | | Output Disable to Q High-Z | | <sup>t</sup> GHQZ | _ | 3.5 | _ | 3.5 | _ | 3.5 | ns | 4, 5 | | Clock High to Q High-Z | | tKHQZ | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | ns | 4, 5 | | Setup Times: | Address<br>ADV<br>Data In<br>Write<br>Chip Enable<br>Clock Enable | tADKH tLVKH tDVKH tWVKH tEVKH tCVKH | 2<br>2<br>1.7<br>2<br>2 | _ | 2<br>2<br>1.7<br>2<br>2 | _ | 2.2<br>2.2<br>2<br>2.2<br>2.2<br>2.2 | _ | ns | | | Hold Times: | Address<br>ADV<br>Data In<br>Write<br>Chip Enable<br>Clock Enable | tKHAX tKHLX tKHDX tKHWX tKHEX tKHCX | 0.5 | _ | 0.5 | _ | 0.5 | _ | ns | | #### NOTES: - 1. Write is defined as any \$\overline{SBx}\$ and \$\overline{SW}\$ low. Chip Enable is defined as \$\overline{SE1}\$ low, \$SE2\$ high, and \$\overline{SB3}\$ low whenever ADV is low. - 2. All read and write cycle timings are referenced from CK or $\overline{\mathsf{G}}$ . - 3. In order to reduce test correlation issues and to reduce the effects of application specific input edge rate variations on correlation between data sheet parameters and actual system performance, FSRAM AC parametric specifications are always specified at V<sub>DDQ</sub>/2. In some design exercises, it is desirable to evaluate timing using other reference levels. Since the maximum test input edge rate is known and is given in the AC test conditions section of the data sheet as 1 V/ns, one can easily interpolate timing values to other reference levels. - 4. This parameter is sampled and not 100% tested. - 5. Measured at ±200 mV from steady state. Figure 6. AC Test Load Figure 7. AC Timing Parameter Definitions ## **ORDERING INFORMATION** (Order by Full Part Number) ## **PACKAGE DIMENSIONS** TQ PACKAGE 100-PIN TQFP CASE 983A-01 #### SECTION B-B #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14 5M 1982 - Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. - 2. CONTROCLING DIMENSION. MILLIANT FAR. 3. DATUM PLANE H-I IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE. - 4. DATUMS -A-, -B- AND -D- TO BE DETERMINED AT DATUM PLANE -H-. - 5. DIMENSIONS D AND E TO BE DETERMINED AT SEATING PLANE -C-. 6. DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD - DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 (0.010) PER SIDE. DIMENSIONS D1 AND B1 DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE –H–. - 7. DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION SHALL NOT CAUSE THE 6 DIMENSION TO EXCEED 0.45 (0.018). | | MILLIN | METERS | INCHES | | | | |-----|----------|--------|-----------|-------|--|--| | DIM | MIN | MAX | MIN | MAX | | | | Α | | 1.60 | | 0.063 | | | | A1 | 0.05 | 0.15 | 0.002 | 0.006 | | | | A2 | 1.35 | 1.45 | 0.053 | 0.057 | | | | b | 0.22 | 0.38 | 0.009 | 0.015 | | | | b1 | 0.22 | 0.33 | 0.009 | 0.013 | | | | С | 0.09 | 0.20 | 0.004 | 0.008 | | | | c1 | 0.09 | 0.16 | 0.004 | 0.006 | | | | D | 22.00 | BSC | 0.866 BSC | | | | | D1 | 20.00 | BSC | 0.787 BSC | | | | | E | 16.00 | BSC | 0.630 BSC | | | | | E1 | 14.00 | BSC | 0.551 BSC | | | | | е | 0.65 | BSC | 0.026 BSC | | | | | L | 0.45 | 0.75 | 0.018 | 0.030 | | | | L1_ | 1.00 | REF | 0.039 REF | | | | | L2 | 0.50 REF | | 0.020 REF | | | | | S | 0.20 | _ | 0.008 | l | | | | R1 | 0.08 | _ | 0.003 | | | | | R2 | 0.08 | 0.20 | 0.003 | 0.008 | | | | | 0 | 7 | 0 | 7 | | | | 1 | 0 | | 0 | | | | | 2 | 11 | 13 | 11 | 13 | | | | 3 | 11 | 13 | 11 | 13 | | |