1. General description
The HEF4066B provides four single-pole, single-throw analog switch function s. Each
switch has two input/output terminals (nY and nZ) and an active HIGH enable input (nE).
When nE is LOW, the analog switch is turned off.
The HEF4066B is pin compatible with the HEF4016B but exhibits a much lower ON
resistance. In addition the ON resistance is relatively constant over the full inpu t signal
range.
The HEF4066B is suitable for use over both the industrial (40 °C to +85 °C) and
automotive (40 °C to +125 °C) temperature ranges.
2. Features and benefits
Fully static operation
5 V, 10 V, and 15 V parametric ratings
Standardized symmetrical output characteristics
Inputs and outputs are protected against electrostatic effects
Operates across the automotive temperature range 40 °C to +125 °C
Complies with JEDEC standard JESD 13-B
3. Applications
Industrial and automotive
Analog multiplexing and demultiplexing
Digital multiplexing and demultiplexing
Signal gating
4. Ordering information
HEF4066B
Quad single-pole single-throw analog switch
Rev. 06 — 25 March 2010 Product data sheet
Table 1. Ordering information
Type number Package
Temperature range Name Description Version
HEF4066BP 40 °C to +125 °C DIP14 plastic dual in-line package; 14 leads (300 mil) SOT27-1
HEF4066BT 40 °C to +125 °C SO14 plastic small outline package; 14 leads;
body width 3.9 mm SOT108-1
HEF4066B_6 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.
Product data sheet Rev. 06 — 25 March 2010 2 of 16
NXP Semiconductors HEF4066B
Quad single-pole single-throw analog switch
5. Functional diagram
6. Pinning information
6.1 Pinning
6.2 Pin description
Fig 1. Functional di ag ram Fig 2. Logic diag ra m (one swi tc h)
001aag200
1Y 1Z
12
2Y 2Z
43
1E 13
3Y 3Z
89
4Y 4Z
11 10
3E 6
4E 12
2E 5
VSS nZ
nE
nY
VDD VDD
001aag20
1
Fig 3. Pin configuratio n
HEF4066B
1Y V
DD
1Z 1E
2Z 4E
2Y 4Y
2E 4Z
3E 3Z
V
SS
3Y
001aag202
1
2
3
4
5
6
78
10
9
12
11
14
13
Table 2. Pin description
Symbol Pin Description
1Y, 2Y, 3Y, 4Y 1, 4, 8, 11 independent input or output
1Z, 2Z, 3Z, 4Z 2, 3, 9, 10 independent input or output
1E, 2E, 3E, 4E 13, 5, 6, 12 enable input (active HIGH)
VSS 7 ground (0 V)
VDD 14 supply voltage
HEF4066B_6 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.
Product data sheet Rev. 06 — 25 March 2010 3 of 16
NXP Semiconductors HEF4066B
Quad single-pole single-throw analog switch
7. Functional description
[1] H = HIGH voltage level; L = LOW voltage level.
8. Limiting values
[1] To avoid drawing VDD current out of terminal nZ, when switch current flows into terminals nY, the voltage drop across the bidirectional
switch must not exceed 0.4 V. If the switch current flows into terminal nZ, no VDD current will flow out of terminals nY, in this case there
is no limit for the voltage drop across the switch, but the voltages at nY and nZ may not exceed VDD or VSS.
[2] For DIP14 packages: above Tamb = 70 °C, Ptot derates linearly with 12 mW/K.
[3] For SO14 packages: above Tamb = 70 °C, Ptot derates linearly with 8 mW/K.
9. Recommended operating conditions
Table 3. Function table[1]
Input nE Switch
HON
LOFF
Table 4. Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to VSS = 0 V (ground).
Symbol Parameter Conditions Min Max Unit
VDD supply voltage 0.5 +18 V
IIK input clamping current VI<0.5 V or VI>V
DD + 0.5 V - ±10 mA
VIinput voltage 0.5 VDD + 0.5 V
II/O input/output current [1] -±10 mA
Tstg storage temperature 65 +150 °C
Tamb ambient temperature 40 +85 °C
Ptot total power dissipation Tamb = 40 °C to +85 °C
DIP14 [2] - 750 mW
SO14 [3] - 500 mW
P power dissipation per switch - 100 mW
Table 5. Recommended operating con ditions
Symbol Parameter Conditions Min Typ Max Unit
VDD supply voltage 3 - 15 V
VIinput voltage 0 - VDD V
Tamb ambient temperature in free air 40 - +125 °C
Δt/ΔV input transition rise and fall
rate VDD = 5 V - - 3.75 μs/V
VDD = 10 V - - 0.5 μs/V
VDD = 15 V - - 0.08 μs/V
HEF4066B_6 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.
Product data sheet Rev. 06 — 25 March 2010 4 of 16
NXP Semiconductors HEF4066B
Quad single-pole single-throw analog switch
10. Static characteristics
10.1 Test circuit
Table 6. Static characteristics
VSS = 0 V; VI = VSS or VDD unless otherwise specified.
Symbol Parameter Conditions VDD Tamb = 40 °C Tamb = 25 °C Tamb = 85 °C Tamb = 125 °CUnit
Min Max Min Max Min Max Min Max
VIH HIGH-level
input voltage |IO| < 1 μA 5 V 3.5 - 3.5 - 3.5 - 3.5 - V
10 V 7.0 - 7.0 - 7.0 - 7.0 - V
15 V 11.0 - 11.0 - 11.0 - 11.0 - V
VIL LOW-level
input voltage |IO| < 1 μA 5 V - 1.5 - 1.5 - 1.5 - 1.5 V
10 V - 3.0 - 3.0 - 3.0 - 3.0 V
15 V - 4.0 - 4.0 - 4.0 - 4.0 V
IIinput leakage
current 15 V - ±0.1 - ±0.1 - ±1.0 - ±1.0 μA
IS(OFF) OFF-state
leakage
current
per channel;
see Figure 4 15 V - - - 200 - - - - nA
IDD supply current all valid input
combinations 5 V - 1.0 - 1.0 - 7.5 - 7.5 μA
10 V - 2.0 - 2.0 - 15.0 - 15.0 μA
15 V - 4.0 - 4.0 - 30.0 - 30.0 μA
CIinput
capacitance nE input - - - - 7.5 - - - - pF
Fig 4. Test circuit for measuring OFF-state leakage current
001aak66
9
VO
VSS
nE
nZ
VIL
VDD
nY
VI
IS
HEF4066B_6 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.
Product data sheet Rev. 06 — 25 March 2010 5 of 16
NXP Semiconductors HEF4066B
Quad single-pole single-throw analog switch
10.2 ON resistance
10.2.1 ON resistance waveform and test circuit
Table 7. ON resistance
Tamb = 25
°
C; ISW =200
μ
A; VSS = 0 V.
Symbol Parameter Conditions VDD Typ Max Unit
RON(peak) ON resistance (peak) VI = 0 V to VDD; see Figure 5 and
Figure 6 5 V 350 2500 Ω
10 V 80 245 Ω
15 V 60 175 Ω
RON(rail) ON resistance (rail) VI = 0 V; see Figure 5 and Figure 6 5 V 115 340 Ω
10 V 50 160 Ω
15 V 40 115 Ω
VI = VDD; see Figure 5 and Figure 6 5 V 120 365 Ω
10 V 65 200 Ω
15 V 50 155 Ω
ΔRON ON resistance mismatch
between channel s VI = 0 V to VDD; see Figure 5 5V 25 - Ω
10 V 10 - Ω
15 V 5 - Ω
RON =V
SW /I
SW.I
SW = 200 μA.
(1) VDD = 5 V
(2) VDD = 10 V
(3) VDD = 15 V
Fig 5. Test circuit for measuring RON Fig 6. Typical RON as a function of input voltage
001aak670
VSS
nE
nY
VIH
VDD
nZ
VI
VSW
ISW
001aak671
VI (V)
015105
(1)
(2)
(3)
200
100
300
400
RON
(Ω)
0
HEF4066B_6 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.
Product data sheet Rev. 06 — 25 March 2010 6 of 16
NXP Semiconductors HEF4066B
Quad single-pole single-throw analog switch
11. Dynamic characteristics
Table 8. Dynamic characteristics
Tamb = 25
°
C; VSS = 0 V; for test circuit see Figure 9.
Symbol Parameter Conditions VDD Typ Max Unit
tPHL HIGH to LOW propagation delay nY, nZ to nZ, nY; see Figure 7 5 V 10 20 ns
10 V 5 10 ns
15 V 5 10 ns
nY, nZ to nZ, nY; see Figure 7 5 V 10 20 ns
10 V 5 10 ns
15 V 5 10 ns
tPHZ HIGH to OFF-state
propagation delay nE to nY, nZ; see Figure 8 5 V 80 160 ns
10 V 65 130 ns
15 V 60 120 ns
tPZH OFF-state to HIGH
propagation delay nE to nY, nZ; see Figure 8 5 V 40 80 ns
10V 2040ns
15V 1530ns
tPLZ LOW to OFF-state
propagation delay nE to nY, nZ; see Figure 8 5 V 80 160 ns
10 V 70 140 ns
15 V 70 140 ns
tPZL OFF-state to LOW
propagation delay nE to nY, nZ; see Figure 8 5 V 45 90 ns
10V 2040ns
15V 1530ns
Table 9. Dynamic power dissipation PD
PD can be calculated from the formulas shown; VSS = 0 V; tr = tf
20 ns; Tamb = 25
°
C.
Symbol Parameter VDD Typical formula for PD (μW) where:
PDdynamic power
dissipation 5V P
D = 2500 × fi + Σ(fo × CL) × VDD2fi = input frequency in MHz;
fo = output frequency in MHz;
CL = output load capacitance in pF;
VDD = supply voltage in V;
Σ(CL × fo) = sum of the outputs.
10 V PD = 11500 × fi + Σ(fo × CL) × VDD2
15 V PD = 29000 × fi + Σ(fo × CL) × VDD2
HEF4066B_6 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.
Product data sheet Rev. 06 — 25 March 2010 7 of 16
NXP Semiconductors HEF4066B
Quad single-pole single-throw analog switch
11.1 Waveforms and test circuit
Measurement points are given in Table 10.
Fig 7. nY or nZ to nZ or nY propagation delays
001aak67
2
VMVM
tPLH tPHL
VM
VI
input nY or nZ
output nZ or nY VM
VO
0 V
0 V
Measurement points are given in Table 10.
Fig 8. Enable and disable times
001aak673
switch OFFswitch ON
input nE
0 V
output nY or nZ
output nY or nZ
switch ON
VM
tPLZ tPZL
tPZH
tPHZ
VM
10 %
90 %
10 %
VDD 90 %
0 V
VDD
VI
0 V
Table 10. Measurement points
Supply voltage Input Output
VDD VMVM
5 V to 15 V 0.5VDD 0.5VDD
HEF4066B_6 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.
Product data sheet Rev. 06 — 25 March 2010 8 of 16
NXP Semiconductors HEF4066B
Quad single-pole single-throw analog switch
11.2 Additional dynamic parameters
Test data is given in Table 11.
Definitions:
DUT = Device Under Test.
RT= Termination resistance should be equal to output impedance Zo of the pulse generator.
CL= Load capacitance including test jig and probe.
RL= Load resistance.
Fig 9. Test circuit for measuring switching times
VMVM
tW
tW
10 %
90 %
0 V
VI
VI
negative
pulse
positive
pulse
0 V
VMVM
90 %
10 %
tf
tr
tr
tf
001aak67
4
VDD
VSS
VDD
VIVO
open
DUT
CL
S1
RT
RL
VI
G
Table 11. Test data
Supply voltage Input Load S1 position
VDD VItr, tfCLRLtPHL, tPLH tPZH, tPHZ tPZL, tPLZ
5 V to 15 V 0 V or VDD 20 ns 50 pF 10 kΩVSS VSS VDD
Table 12. Additional dynamic characte ristics
VSS = 0 V; Tamb = 25
°
C.
Symbol Parameter Conditions VDD Typ Max Unit
THD total harmonic distortion see Figure 10; RL=10kΩ; CL=15pF;
channel ON; VI=0.5V
DD (p-p);
fi=1kHz
5V [1] 0.25 - %
10 V [1] 0.04 - %
15 V [1] 0.04 - %
Vct crosstalk voltage nE input to switch; see Figure 11;
RL= 10 kΩ; CL=15pF;
nE = VDD (square-wave)
10 V 50 - mV
HEF4066B_6 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.
Product data sheet Rev. 06 — 25 March 2010 9 of 16
NXP Semiconductors HEF4066B
Quad single-pole single-throw analog switch
[1] fi is biased at 0.5VDD.
11.2.1 Test circuits
Xtalk crosstalk between switches; see Figure 12;
fi= 1 MHz; RL=1 kΩ;
VI=0.5V
DD (p-p)
10 V [1] 50 - dB
αiso isolation (OFF-state) see Figure 13; fi= 1 MHz; R L = 1 kΩ;
CL = 5 pF; VI=0.5V
DD (p-p) 10 V [1] 50 - dB
f(3dB) 3 dB frequency response see Figure 14; RL = 1 kΩ; CL = 5 pF;
VI=0.5V
DD (p-p) 10 V [1] 90 - MHz
Table 12. Additional dynamic characte ristics …continued
VSS = 0 V; Tamb = 25
°
C.
Symbol Parameter Conditions VDD Typ Max Unit
Fig 10. Test circuit for measuring total harmonic distortion
D
001aak67
5
fiRLCL
VSS
nE
nY nZ
VIH
VDD
a. Test circuit
b. Input and output pulse definitions
Fig 11. Test circuit for measuring crosstalk voltage between digital input and switch
001aak67
6
RLCLVO
V
SS
nY nZ
V
DD
G
0.5V
DD
RL
nE
V
001aak67
7
on
V
O
V
ct
off off
logic
input nE
HEF4066B_6 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.
Product data sheet Rev. 06 — 25 March 2010 10 of 16
NXP Semiconductors HEF4066B
Quad single-pole single-throw analog switch
20 log10 (VO2 / VO1) or 20 log10 (VO1 / VO2).
Fig 12. Test circuit for measuring crosstalk between switches
001aak67
8
CHANNEL
OFF
CHANNEL
ON
V
nZ or nYnY or nZ
nE
VO2
RLRL
VIL
V
1Z or 1Y1Y or 1Z
1E
VO1
RL
VIH
VDD
VSS
VI
Adjust fi voltage to obtain 0 dBm level at input. Adjust fi voltage to obtain 0 dBm level at output. Increase
fi frequency until dB meter reads 3dB.
Fig 13. Test circuit for measuring isolation (OFF-st ate) Fig 14. Test circuit for measuring frequency response
001aak67
fiRLCL
VSS
nE
nY nZ
VIL
VDD
dB
001aak68
0
fiRLCL
VSS
nE
nY nZ
VIH
VDD
dB
HEF4066B_6 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.
Product data sheet Rev. 06 — 25 March 2010 11 of 16
NXP Semiconductors HEF4066B
Quad single-pole single-throw analog switch
12. Package outline
Fig 15. Package outline SOT27-1 (DIP14)
UNIT A
max. 1 2 (1) (1)
b1cD (1)
Z
Ee M
H
L
REFERENCES
OUTLINE
VERSION EUROPEAN
PROJECTION ISSUE DATE
IEC JEDEC JEITA
mm
inches
DIMENSIONS (inch dimensions are derived from the original mm dimensions)
SOT27-1 99-12-27
03-02-13
A
min. A
max. bmax.
w
ME
e1
1.73
1.13
0.53
0.38
0.36
0.23
19.50
18.55
6.48
6.20
3.60
3.05 0.2542.54 7.62 8.25
7.80
10.0
8.3 2.24.2 0.51 3.2
0.068
0.044
0.021
0.015
0.77
0.73
0.014
0.009
0.26
0.24
0.14
0.12 0.010.1 0.3 0.32
0.31
0.39
0.33 0.0870.17 0.02 0.13
050G04 MO-001 SC-501-14
MH
c
(e )
1
ME
A
L
seating plane
A1
wM
b1
e
D
A2
Z
14
1
8
7
b
E
pin 1 index
0 5 10 mm
scale
Note
1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included.
D
IP14: plastic dual in-line package; 14 leads (300 mil) SOT27
-1
HEF4066B_6 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.
Product data sheet Rev. 06 — 25 March 2010 12 of 16
NXP Semiconductors HEF4066B
Quad single-pole single-throw analog switch
Fig 16. Package outline SOT108-1 (SO14)
UNIT A
max. A1A2A3bpcD
(1) E(1) (1)
eH
ELL
pQZywv θ
REFERENCES
OUTLINE
VERSION EUROPEAN
PROJECTION ISSUE DATE
IEC JEDEC JEITA
mm
inches
1.75 0.25
0.10
1.45
1.25 0.25 0.49
0.36
0.25
0.19
8.75
8.55
4.0
3.8 1.27 6.2
5.8
0.7
0.6
0.7
0.3 8
0
o
o
0.25 0.1
DIMENSIONS (inch dimensions are derived from the original mm dimensions)
Note
1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.
1.0
0.4
SOT108-1
X
wM
θ
A
A1
A2
bp
D
HE
Lp
Q
detail X
E
Z
e
c
L
vMA
(A )
3
A
7
8
1
14
y
076E06 MS-012
pin 1 index
0.069 0.010
0.004
0.057
0.049 0.01 0.019
0.014
0.0100
0.0075
0.35
0.34
0.16
0.15 0.05
1.05
0.041
0.244
0.228
0.028
0.024
0.028
0.012
0.01
0.25
0.01 0.004
0.039
0.016
99-12-27
03-02-19
0 2.5 5 mm
scale
S
O14: plastic small outline package; 14 leads; body width 3.9 mm SOT108
-1
HEF4066B_6 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.
Product data sheet Rev. 06 — 25 March 2010 13 of 16
NXP Semiconductors HEF4066B
Quad single-pole single-throw analog switch
13. Revision history
Table 13. Revision history
Document ID Release date Data sheet status Change notice Supersedes
HEF4066B_6 20100325 Product data sheet - HEF4066B_5
HEF4066B_5 20100225 Product data sheet - HEF4066B_4
Modifications: Table 6 “Static characteristics: Conditions VIL and VIH corrected.
Abbreviations section removed.
HEF4066B_4 20091013 Product data sheet - HEF4066B_CNV_3
HEF4066B_CNV_3 19950101 Product specification - HEF4066B_CNV_2
HEF4066B_CNV_2 19950101 Product specification - -
HEF4066B_6 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.
Product data sheet Rev. 06 — 25 March 2010 14 of 16
NXP Semiconductors HEF4066B
Quad single-pole single-throw analog switch
14. Legal information
14.1 Data sheet status
[1] Please consult the most recently issued document before initiating or completing a design.
[2] The term ‘short data sheet’ is explained in section “Definitions”.
[3] The product status of de vice(s) descr ibed in th is document m ay have cha nged since thi s document w as publish ed and may di ffe r in case of multiple devices. The latest product status
information is available on the Internet at URL http://www.nxp.com.
14.2 Definitions
Draft — The document is a draft version only. The content is still under
internal review and subject to formal approval, which may result in
modifications or additions. NXP Semiconductors does not give any
representations or warranties as to the accuracy or completeness of
information included herein and shall have no liab ility for the consequences of
use of such information.
Short data sheet — A short data sheet is an extract from a full data sheet
with the same product type number(s) and tit le. A short data sh eet is intended
for quick reference only and shou ld not b e relied u pon to cont ain det ailed and
full information. For detailed and full information see the relevant full data
sheet, which is available on request via the local NXP Semicond uctors sales
office. In case of any inconsistency or conflict with the short data sheet, th e
full data sheet shall pre va il.
Product specificat ionThe information and data provided in a Product
data sheet shall define the specification of the product as agreed between
NXP Semiconductors and its customer, unless NXP Semiconductors and
customer have explicitly agreed otherwise in writing. In no event however,
shall an agreement be valid in which the NXP Semiconductors product is
deemed to off er functions and qualities beyond those described in the
Product data sheet.
14.3 Disclaimers
Limited warr a nty and liability — Information in this document is believed to
be accurate and reliable. However, NXP Semiconductors does not give any
representations or warrant ies, expressed or implied, as to the accuracy or
completeness of such information and shall have no liability for the
consequences of use of such information.
In no event shall NXP Semiconductors be liable for any indirect, incidental,
punitive, special or consequ ential damages (including - wit hout limitation - lost
profits, lost savings, business interruption, costs related to the removal or
replacement of any products or rework charges) whether or not such
damages are based on tort (including negligence), warranty, breach of
contract or any other legal theory.
Notwithstanding any damages that customer might incur for any reason
whatsoever, NXP Semiconductors’ ag gregate and cumulative l iability towards
customer for the products described herein shall be limited in accordance
with the Terms and conditions of commercial sale of NXP Semiconductors.
Right to make changes — NXP Semiconductors reserves the right to make
changes to information published in this document, including without
limitation specifications and product descriptions, at any time and without
notice. This document supersedes and replaces all informa tion supplied prior
to the publication hereof .
Suitability for use in automotive applications — This NXP
Semiconductors product has been qualified for use in automotive
applications. The product is not designed, authorized or warranted to be
suitable for use in medica l, military, aircraft, space or life support equipment,
nor in applications where failure or malf unction of an NXP Semiconductors
product can reasonably be expected to result in personal injury, death or
severe property or environmenta l damage. NXP Semiconductors accepts no
liability for inclusion and/or use of NXP Semiconductors products in such
equipment or applications and therefore such inclusion and/or use is at the
customer’s own risk.
Applications — Applications that are described herein for any of these
products are for illustrative purposes only. NXP Semiconductors makes no
representation or warranty that such applications will be suitable for the
specified use without further testing or modification.
NXP Semiconductors does not accept any liability related to any default,
damage, costs or problem which is based on a weakness or default in the
customer application /use or t he application/use of customer’s third party
customer(s) (hereinafter both referred to as “Application”). It is customer’s
sole responsibility to check whether the NXP Semiconductors product is
suitable and fit for the Appl ica tion plann ed. Customer has to do all necessary
testing for the Application in order to avoid a default of the Application and t he
product. NXP Semiconductors does not accept any liability in this respect.
Limiting values — Stress above one or more limiting values (as defined in
the Absolute Maximum Ratings System of IEC 60134) will cause permanent
damage to the device. Limiting values are stress ratings only and (proper)
operation of the device at these or any other conditions above those given in
the Recommended operating conditions section (if present) or the
Characteristics sections of this document is not warranted. Constant or
repeated exposure to limiting values will permanently and irreversibly affect
the quality and reliability of the device.
Terms and conditions of commercial sale — NXP Semiconductors
products are sold subject to the general terms and conditions of commercial
sale, as published at http://www.nxp.com/profile/terms, unless otherwise
agreed in a valid written individua l agreement. In case an individual
agreement is concluded only the ter m s and conditions of the respective
agreement shall apply. NXP Semiconductors hereby expressly objects to
applying the customer’s general terms and conditions with regard to the
purchase of NXP Semiconductors products by customer.
No offer to sell or license — Nothing i n this document may be interpreted or
construed as an of fer t o sell product s that is open for accept ance or the gr ant,
conveyance or implication of any license under any copyrights, patents or
other industrial or inte llectual property rights.
Export control — This document as well as the item(s) described herein
may be subject to export control regulatio ns. Export might require a prior
authorization from national authorities.
14.4 Trademarks
Notice: All referenced b rands, produc t names, service names and trademarks
are the property of their respective ow ners.
Document status[1][2] Product status[3] Definition
Objective [short] data sheet Development This document contain s data from the objective specification for product developm ent.
Preliminary [short] dat a sheet Qualification This document contains data from the preliminary specification.
Product [short] data sheet Production This document contains the product specification.
HEF4066B_6 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.
Product data sheet Rev. 06 — 25 March 2010 15 of 16
NXP Semiconductors HEF4066B
Quad single-pole single-throw analog switch
15. Contact information
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to : salesaddresses@nxp.com
NXP Semiconductors HEF4066B
Quad single-pole single-throw analog switch
© NXP B.V. 2010. All rights reserved.
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com
Date of release: 25 March 2010
Document identifier: HEF4066B_6
Please be aware that important notices concerning this document and the product(s)
described herein, have been included in section ‘Legal information’.
16. Contents
1 General description. . . . . . . . . . . . . . . . . . . . . . 1
2 Features and benefits . . . . . . . . . . . . . . . . . . . . 1
3 Applications. . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
4 Ordering information. . . . . . . . . . . . . . . . . . . . . 1
5 Functional diagram . . . . . . . . . . . . . . . . . . . . . . 2
6 Pinning information. . . . . . . . . . . . . . . . . . . . . . 2
6.1 Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
6.2 Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 2
7 Functional description . . . . . . . . . . . . . . . . . . . 3
8 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 3
9 Recommended operating conditions. . . . . . . . 3
10 Static characteristics. . . . . . . . . . . . . . . . . . . . . 4
10.1 Test circuit. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
10.2 ON resistance. . . . . . . . . . . . . . . . . . . . . . . . . . 5
10.2.1 ON resistance waveform and test circuit . . . . . 5
11 Dynamic characteristics . . . . . . . . . . . . . . . . . . 6
11.1 Waveforms and test circuit . . . . . . . . . . . . . . . . 7
11.2 Additional dynamic parameters . . . . . . . . . . . . 8
11.2.1 Test circuits. . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
12 Package outline . . . . . . . . . . . . . . . . . . . . . . . . 11
13 Revision history. . . . . . . . . . . . . . . . . . . . . . . . 13
14 Legal information. . . . . . . . . . . . . . . . . . . . . . . 14
14.1 Data sheet status . . . . . . . . . . . . . . . . . . . . . . 14
14.2 Definitions. . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
14.3 Disclaimers. . . . . . . . . . . . . . . . . . . . . . . . . . . 14
14.4 Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . 14
15 Contact information. . . . . . . . . . . . . . . . . . . . . 15
16 Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16