64K x 16 Static RAM
CY62127BV
Cypress Semiconductor Corporation • 3901 North First Street • San Jose • CA 95134 • 408-943-2600
June 14, 2000
Features
• 2.7V–3.6V operation
• CMOS for optimum speed/power
• Low acti ve power (70 ns, LL ver sion)
— 54 m W ( max .) (1 5 mA)
• Low standby power (70 ns, LL version)
—54 µW (max.) (15 µA)
• A utomat ic power -down when deselected
—Power down either with CE or BHE and BLE HIGH
• Independent control of Upper and Lower Bytes
• Available in 44-pin TSOP II (forwar d) and fBGA
Functional Description
The CY62127BV is a high-performance CMOS Static RAM
organized as 65,536 words by 16 bits. This de vice has an au-
tomatic power-down feature that significantly reduces power
consumption by 99% when deselected. The device enters
power-down mode when CE is HIGH or wh en CE is LOW and
both BLE and BHE are HIGH .
Writing to the device is accomplished by taking Chip Enable
(CE) and Write Enable (WE) inputs LOW. If Byte Low Enable
(BLE) is LOW, then data from I/O pins (I/O1 through I/O8), is
written into the location specified on the address pins (A0
through A15). If Byte High Enable (BHE) is LOW, then data
from I/O pins (I/O9 through I/O16) is written into the location
specified on the address pins (A0 th rough A15).
Reading from the device is accomplished by taking Chip
Enable (CE) and Output Enable (OE) LOW while forcing the
Write Enable (WE) HIGH. If By te Low Enable (BLE) is LOW,
then data from the memory location specified by the address
pins will appear on I/O1 to I/O 8. If Byte High Enable (BHE) is
LO W, then data f rom memory will app ear on I /O9 to I/O16. See
the truth table at the back of this data sheet for a complete
description of read and write m odes.
The input/output pins (I/O1 through I/O16) are placed in a
high-impedance state when the device is deselected (CE
HIGH), the outputs a re disabled (OE HIGH), the BHE and BLE
are di sabled (BHE, BLE HIGH), or during a write operation (CE
LO W, and WE LOW).
The CY62127BV is a vailab le in standard 44-pin TSOP Type II
(forward pinout) and fBGA pack ages.
Logic Block Diagram Pin Configurations
64K x 16
RAM Array I/O1–I/O8
ROW DECODER
A10
A9
A7
A6
A3
A0
COLUMN DECODER
A5
A8
A13
A14
A15
1024 X 1024
SENSE AMPS
DATA IN DRIVERS
OE
A2
A1
I/O9–I/O16
CE
WE
BLE
BHE
A4
A11
A12
62127BV–1 62127BV–2
WE
1
2
3
4
5
6
7
8
9
10
11
14 31
32
36
35
34
33
37
40
39
38
Top Vie w
TSOP II (For wa rd)
12
13
41
44
43
42
16
15 29
30
VCC
A15
A14
A13
A12
NC
A4
A3
OE
VSS
A5
I/O16
A2
CE
I/O3
I/O1
I/O2
BHE
NC
A1
A0
18
17
20
19
I/O4
27
28
25
26
22
21 23
24 NC
VSS
I/O7
I/O5
I/O6
I/O8
A6
A7
BLE
VCC
I/O15
I/O14
I/O13
I/O12
I/O11
I/O10
I/O9
A8
A9
A10
A11