1 of 10
FEATURES
10 years minimu m data r et ent io n in the
absence o f exter na l po w er
Dat a is automatically pro tect ed d uring power
loss
Power sup ply monit or r e sets processor when
VCC pow er loss oc cu rs and holds proc essor in
reset during VCC ramp-up
Batt er y monitor checks rema in ing capacity
daily
Read and wr it e access times of 70ns
Unlim ited write cycle endurance
Typ ical st and by curre nt 5 0µA
Upgrade for 32k x 8 SRAM, EEPROM or
Flash
Lit h iu m bat tery is elect ricall y d isconnect ed to
retain fres hne ss u ntil power is app lied for the
first time
Full ±10% VCC o per ating range (DS1330Y)
or optional ±5% VCC op er ating range
(DS1330AB)
Optional indust rial t emperature r ange o f
-40°C to +85°C, des ig nat ed I N D
Power Cap Modu le (PCM) packag e
- D ir ect ly sur face-mountable mo dule
- Rep laceab le snap-on Po werCap provides
lit hiu m backup bat ter y
- Standardized pino ut for all non volatile
(NV) SRAM pro ducts
- Det achme nt featur e on PowerCap a llows
easy removal using a regular screwdriver
PIN ASSIGNMENT
PIN DESCRIPTION
A0 A14 - Address Inputs
DQ0 DQ7 - Data I n/Dat a Out
CE
- Chip Enable
WE
- Wr ite E nable
OE
- Output Enable
RST
- Res et O utp ut
BW
- B at ter y Warn in g
VCC - Po w er (+5V)
GND - Ground
NC - No Connect
DESCRIPTION
The DS1330 256k NV SRAMs are 262,144-bit, fully st atic, NV SRAMs or ganized as 32,768 wor ds by 8
bits. Each NV SRAM has a self-contained lithium energy source and control circuitry which constantly
monitors VCC for an out-of-tolerance cond it ion. When such a cond it io n o ccur s, the lithium energy sour ce
is automatically switched on and write protection is unconditionally enabled to prevent data corruption.
Addit ionally, the DS1330 devices have ded icated c ircu it r y for monit or ing t he stat us of VCC and the status
of the internal lithium battery. DS1330 devices in the PowerCap module package are directly surface
mou ntable a nd are nor ma lly p aired w it h a D S903 4PC Po wer Cap to for m a co mplet e NV SRAM module.
The devices ca n be used in place o f 32k x 8 SR A M, EEPROM, or Flash co mpo ne nt s.
DS1330Y/AB
256k Nonvolatile SRAM
with Battery Monitor
1
BW
2
3
NC
NC
RST
VCC
WE
OE
CE
DQ7
DQ6
DQ5
DQ4
DQ3
DQ2
DQ1
DQ0
GND
4
5
6
7
8
9
10
11
12
13
14
15
16
17
A14
33
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
A13
A12
A11
A10
A9
A8
A7
A6
A5
A4
A3
A2
A1
A0
34
NC
GND
V
BAT
34-Pin POWERCAP MODULE (P CM)
(Uses DS9034PC+ or DS9034PCI+ PowerCap)
www.maxim-ic.com
19-5593; Rev 10/10
DS1330Y/AB
2 of 1 0
READ MODE
The DS1330 devices execut e a read cycle whenever
WE
(Write Enable) is inact ive (high) and
CE
(Chip
Ena ble ) and
OE
(Output Enable) are active (low). The unique address specified by the 15 address inputs
(A0 A14) defines w hich o f the 32,768 bytes o f dat a is to be acces sed. Valid data will be available t o the
e ig ht dat a out put dr ivers w it hin t ACC (Access T ime) after the last address input sig nal is stable, providing
that
CE
and
OE
(Output Enable) access times are also satisfied. If
OE
and
CE
access times are not
satisfied, t hen dat a acc ess must be me asured fro m t he later occu rring s ig na l (
CE
or
OE
) a nd t he l imitin g
parameter is either tCO for
CE
or tOE for
OE
rather than address access.
WRITE MODE
The DS1330 devices e xecu te a wr ite c ycle wh enever t he
WE
and
CE
sig na ls are in the act ive (lo w) st at e
after address inputs are stable. The later-occurring falling edge of
CE
or
WE
will determine the start of
the write c ycle. The wr it e cycle is terminated by the earlier rising edge of
CE
or
WE
. All address inputs
must be k ept va lid t hro ug hout t he wr it e c ycle.
WE
must r et urn t o t he hig h st at e fo r a min i mum reco ve r y
time (tWR) before another cycle can be initiated. The
OE
control signal should be kept inactive (high)
during write cycles to avoid bus contention. However, if the output drivers are enabled (
CE
and
OE
active ) then
WE
will disable the outputs in tODW from its falling edge.
DATA RETENTION MODE
The DS1330AB provides full-functional capability for VCC greater than 4.75V and write protects by
4.5V. The DS1330Y provides full-functional capability for VCC greater than 4.5V and write protects by
4.25V. Data is maintained in the absence of VCC without any additional support circuitry. The NV
SRAMs constantly monitor VCC. Should the supply voltage decay, the NV SRAMs automatically write
prot ect the mse lves, a ll input s beco me “do n’t car e,” and a ll out puts beco me h ig h-imped ance. As VCC falls
below approximately 2.7V, the power switching circuit connects the lithium energy source to RAM to
retain data. During power-up, when VCC rises above approximately 2.7V, the power switching circuit
connects external VCC to the RAM and disconnects the lithium energy source. Normal RAM operation
can resume after VCC exceeds 4.75V for the DS1330AB and 4.5V for the DS1330Y.
SYSTEM POWER MONITORING
DS1330 devices have the ability to monitor the external VCC power supply. When an out-of-tolerance
power supply condit io n is detected, the NV SRAMs war n a pro cessor-based system of impending po wer
failure by asserting
RST
. On power-up,
RST
is held active for 200ms nominal to prevent system
oper ation dur ing power-on transients a nd to a llow tREC to elapse.
RST
has an open drain o utput driver.
BATTERY MONITORING
The DS1330 devices automatically perform periodic battery voltage monitoring on a 24-hour time
interval. Such monitoring begins within tREC after VCC rises above VTP and is suspended when power
failure occurs.
After each 24-hour period has elapsed, the battery is connected to an internal 1M test resistor for one
second. During this one second, if battery voltage falls below the battery voltage trip point (2.6V), the
batt ery war ning o utput
BW
is asserted. Once asserted,
BW
re mains act ive u ntil t he modu le is replaced.
The batter y is still retested after each VCC power-up , howe ver, even if
BW
is act ive. If the bat tery vo ltage
is found to be higher than 2.6V during such testing,
BW
is de-asserted and regular 24-hour testing
resumes.
BW
has an open drain output driver.
DS1330Y/AB
3 of 1 0
PACKAGES
The 34-pin PowerCap module integrates SRAM memory and NV control along with contacts for
connection to the lithium battery in the DS9034PC PowerCap. The PowerCap module package design
allows a DS1330 PCM device to be surface mounted without subjecting its lithium backup battery to
destructive high-temperature reflow soldering. After a DS1330 PCM is reflow soldered, a DS9034PC is
snapped on top of the PCM to form a complete NV SRAM module. The DS9034PC is keyed to prevent
improper attachment. DS1330 Po werCap modu les and DS9034PC PowerCaps are order ed separately and
shipped in separat e cont ainers. See the DS9034PC data sheet for further information.
DS1330Y/AB
4 of 1 0
ABSOLUTE MAXIMUM RATINGS
Voltage on Any Pin Relative to Ground -0.3V to +6. 0V
Operating Te mperat ur e Range
Commercial: 0°C to +70°C
Industrial: -40°C to +85°C
Stor ag e T emperat ur e Range -55°C to +125°C
Lead Temperature ( soldering, 10s) +260°C
Sol derin g Temperature (refl ow) +260°C
This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this
speci fi c ati on is not im pli e d. E x pos ur e to absolute m ax imum r ati ng conditions for extended periods of time may affect reliability.
RECOMMENDED DC OPERATING CONDITIONS (TA: See Note 10)
PARAMETER SYMBOL MIN TYP MAX UNITS NOTES
DS1330AB Power S upply Voltage VCC 4.75 5.0 5.25 V
DS1330Y Power Supply Voltage VCC 4.5 5.0 5.5 V
Logic 1 VIH 2.2 VCC V
Logic 0 VIL 0.0 0.8 V
DC ELECTRICAL CHARACTERISTICS (VCC = 5V ± 5% for DS1330AB)
(TA: See Note 10) (VCC = 5V ± 10% for D S1330Y)
PARAMETER SYMBOL MIN TYP MAX UNITS NOTES
Input Leakage Cu r r ent IIL -1.0 +1.0 µA
I/O Leakage Cu r r ent
CE
VIH VCC IIO -1.0 +1.0 µA
Output Current @ 2.4V IOH -1.0 mA 14
Output Current @ 0.4V IOL 2.0 mA 14
St andby Current
CE
=2.2V ICCS1 200 600 µA
St andby Current
CE
=VCC-0.5V ICCS2 50 150 µA
Operating Current ICCO1 85 mA
Write Prot ection Volt age (DS1330AB) VTP 4.50 4.62 4.75 V
Wr it e Protection Volt age (DS1330Y) VTP 4.25 4.37 4.5 V
DS1330Y/AB
5 of 1 0
CAPACITANCE (TA = +25°C)
PARAMETER SYMBOL MIN TYP MAX UNITS NOTES
Input Capacitance CIN 5 10 pF
I nput/O utput C a pacit a nce CI/O 5 10 pF
AC ELECTRICAL CHARACTERISTICS (VCC = 5V ± 5% for DS1330AB)
(TA: See Note 10) (VCC = 5V ± 10% for D S1330Y)
PARAMETER SYMBOL DS1330AB-70
DS1330Y-70 UNITS NOTES
MIN MAX
Re a d Cycle Time tRC 70 ns
Access Time tACC 70 ns
OE
to O utp ut Valid tOE 45 ns
CE
to O utp ut Valid tCO 70 ns
OE
or
CE
to O utp ut Active tCOE 5 ns 5
Outpu t High Z f rom Deselection tOD 25 ns 5
Output Ho ld from Address
Change tOH 5 ns
Write Cycle Time tWC 70 ns
Writ e P ulse Width tWP 55 ns 3
A ddress Setup Time tAW 0 ns
Writ e Recover y Ti me tWR1
tWR2
5
12 ns 12
13
Outpu t High Z f rom
WE
tODW 25 ns 5
Output Active from
WE
tOEW 5 ns 5
Dat a S et up Time tDS 30 ns 4
Da ta Hold Time tDH1
tDH2
0
7 ns 12
13
READ CYCLE
SEE NOTE 1
DS1330Y/AB
6 of 1 0
WRITE CYCLE 1
SEE NOTES 2, 3, 4, 6, 7, 8, and 12
WRITE CYCLE 2
SEE NOTES 2, 3, 4, 6, 7, 8, and 13
DS1330Y/AB
7 of 1 0
POWER-DOWN/POWER-UP CONDITION
BATTERY WARNING DETECTION
DS1330Y/AB
8 of 1 0
POWER-DOWN/POWER-UP TIMING (TA: See Note 10)
PARAMETER SYMBOL MIN TYP MAX UNITS NOTES
VCC Fail Detect to
CE
and
WE
Inactive tPD 1.5 µs 11
VCC slew from VTP to 0V tF 150 µs
VCC Fail Detect to
RST
Active tRPD 15 µs 14
VCC slew from 0V to VTP tR 150 µs
VCC Valid to
CE
and
WE
Inactive tPU 2 ms
VCC Valid to E nd of Write Pr otection tREC 125 ms
VCC Valid to
RST
Inactive tRPU 150 200 350 ms 14
VCC Valid to
BW
Valid tBPU 1 s 14
BATTERY WARNING TIMING (TA: See Note 10)
PARAMETER SYMBOL MIN TYP MAX UNITS NOTES
Batt er y Test Cycle tBTC 24 hr
Batt er y Test P ulse Width tBTPW 1 s
Battery Test to
BW
Active tBW 1 s
(TA = +25°C)
PARAMETER SYMBOL MIN TYP MAX UNITS NOTES
Expect ed Data Ret ent io n T ime tDR 10 years 9
WARNING:
Under no circumstance are negative undershoots, of any amplitude, allowed when device is in battery
backup mo de.
NOTES:
1.
WE
is high for a Read Cycle.
2.
OE
= VIH o r V IL. If
OE
= VIH d uri ng w rite cycle, the outpu t buffers rema in in a hi gh-impeda nce state.
3. tWP is specified as the logical AND of
CE
and
WE
. tWP is measured from the latter of
CE
or
WE
go ing lo w t o t he ear lier o f
CE
or
WE
go ing h ig h.
4. tDS is measured from the ear lier o f
CE
or
WE
going high.
5. T hese para met er s ar e samp led w ith a 5pF load and are not 100% t ested.
6. I f the
CE
low transitio n occurs simu lta neously wit h o r latter t han the
WE
lo w t ra nsit io n, t he out put
buff e rs rema in in a high-impedance stat e during this per iod.
7. If the
CE
high transition occurs prior to or simultaneously with the
WE
high transition, the output
bu ffe r s r e ma in in h ig h-impedance state during this per io d.
8. If
WE
is low or the
WE
lo w t ra ns ition o c c ur s p rio r t o o r s im u lt a ne o u s ly w it h t he
CE
lo w t ra ns ition,
the out put bu f f e rs remain i n a high-impedance state during this period.
DS1330Y/AB
9 of 1 0
9. Each DS1330 has a built -in switc h that d isco nnect s the lit hiu m sou rce unt il t he user fir st app lies VCC.
The expect ed tDR is defined as accu mulat ive time in the absence o f VCC st arting fro m t he time power
is first applied by the user. This parameter is assured by component selection, process control, and
design. It is not measured directly during production testing.
10. All AC and DC electrical characteristics are valid over the full operating temperature range. For
commercial prod uc ts , this r ang e is 0°C to +70°C. For industrial products (IND), this range is -40°C to
+85°C.
11. In a power-dow n c onditio n the volt age on a ny pin may not e xce ed the volt age on VCC.
12. tWR1 and tDH1 are measur ed fro m
WE
go ing h ig h.
13. tWR2 and tDH2 are measur ed fro m
CE
go ing h ig h.
14.
RST
and
BW
are o pen dra in outputs and cannot source curr ent. External pull-up resistors should be
connected to these pins for pro per oper ation. Both pins will sink 10mA.
15. DS1330 mod ules are recognized by Underwriters La bo r ato r ies (UL) under file E 99151.
DC TEST CONDITIONS AC TEST CONDITIONS
Output s Open Output Load: 100 pF + 1TTL Gate
Cycle = 200ns for operating current Input Pulse Levels: 0 – 3.0V
All voltages are refer enced to grou nd Timing Measur ement Referen ce Le vels
Input: 1.5V
Output : 1.5V
Input pulse Rise and Fall Times: 5ns
ORDERING INFORMATION
PART TEMP RANGE
SUPPLY
TOLERANCE
PIN-PACKAGE
DS1330ABP-70+
0°C to +70°C
5V ± 5%
34 PCAP*
DS1330ABP-70IND+
-40°C to +85°C
5V ± 5%
34 PCAP*
DS1330YP-70+
0°C to +70°C
5V
±
10%
34 PCAP*
DS1330YP-70IND+
-40°C to +85°C
5V
±
10%
34 PCAP*
+Denotes a lead(Pb)-free/RoHS-compliant package.
*DS9034PC+ or DS9034PCI+ (P owerCap) r e quired. Must be order e d separately.
PACKAGE INFORMATION
For the latest package outline information and land patterns, go to www.maxim-ic.com/packages. Note
that a “+”, “#”, or-” in the package code indicates RoHS status only. Package drawings may show a
d ifferent suffix c haracter , but the drawing pertains to the package r egar dless of Ro HS statu s.
PACKAGE TYPE PACK AG E CODE OU TLINE NO .
LAND
PATTERN NO.
34 PCAP PC2+4 21-0246
DS1330Y/AB
10 of 1 0
REVISION HISTORY
REVISION
DATE
DESCRIPTION
PAGES
CHANGED
10/10
Updated the storage, lead, and solder ing in forma tion in the Absolute
Maximum Ratings section, r emoved the unused AC timing sp ecs in
the AC Electric al Chara cte r is tics table, updated the Ordering
Information tab le, r eplaced the package out line draw ing wit h t he
Package Inf ormation table
1, 4, 5, 9