(R) INA116 INA 116 INA 116 Ultra Low Input Bias Current INSTRUMENTATION AMPLIFIER FEATURES DESCRIPTION LOW INPUT BIAS CURRENT: 3fA typ The INA116 is a complete monolithic FET-input instrumentation amplifier with extremely low input bias current. Difet (R) inputs and special guarding techniques yield input bias currents of 3fA at 25C, and only 25fA at 85C. Its 3-op amp topology allows gains to be set from 1 to 1000 by connecting a single external resistor. BUFFERED GUARD DRIVE PINS LOW OFFSET VOLTAGE: 2mV max HIGH COMMON-MODE REJECTION: 84dB (G = 10) LOW QUIESCENT CURRENT: 1mA Guard pins adjacent to both input connections can be used to drive circuit board and input cable guards to maintain extremely low input bias current. INPUT OVER-VOLTAGE PROTECTION: 40V The INA116 is available in 16-pin plastic DIP and SOL-16 surface-mount packages, specified for the -40C to +85C temperature range. APPLICATIONS LABORATORY INSTRUMENTATION pH MEASUREMENT ION-SPECIFIC PROBES LEAKAGE CURRENT MEASUREMENT V+ 13 2 Guard INA116 - VIN 3 Over-Voltage Protection +1 A1 4 Guard 60k 1 60k G=1+ 50k RG 25k A3 RG 16 Guard + VIN Guard 11 VO 25k 5 6 Over-Voltage Protection A2 60k +1 60k 9 Ref 7 8 V- Difet(R); Burr-Brown Corporation International Airport Industrial Park * Mailing Address: PO Box 11400, Tucson, AZ 85734 * Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 * Tel: (520) 746-1111 * Twx: 910-952-1111 Internet: http://www.burr-brown.com/ * FAXLine: (800) 548-6133 (US/Canada Only) * Cable: BBRCORP * Telex: 066-6491 * FAX: (520) 889-1510 * Immediate Product Info: (800) 548-6132 (c)1994 Burr-Brown Corporation SBOS034 PDS-1242B Printed in U.S.A. May, 1995 SPECIFICATIONS AT TA = +25C, VS = 15V, RL = 10k, unless otherwise noted. INA116P, U PARAMETER CONDITIONS INPUT Offset Voltage, RTI Initial vs Temperature vs Power Supply Long-Term Stability Bias Current vs Temperature Offset Current vs Temperature Impedance, Differential Common-Mode Common-Mode Voltage Range Safe Input Voltage Common-Mode Rejection TA = +25C TA = TMIN to TMAX VS = 4.5V to 18V VCM = 11V, RS = 1k G=1 G = 10 G = 100 VCM = 5V, G = 1000 NOISE Voltage Noise, RTI f = 1kHz fB = 0.1Hz to 10Hz Current Noise f = 1kHz GAIN Gain Equation Range of Gain Gain Error MIN TYP INA116PA, UA MAX 0.5 0.5/G 2 2/G See Typical Curve 10 15/G 50 100/G 1 5/G 3 25 See Typical Curve 1 25 See Typical Curve >1015/0.2 >1015/7 (V+)-4 (V+)-2 (V-)+4 (V-)+2.4 40 80 84 86 86 MIN G=1 G = 10 G = 100 G = 1000 G=1 G=1 G = 10 G = 100 G = 1000 GUARD OUTPUTS Offset Voltage Output Impedance Current Drive FREQUENCY RESPONSE Bandwidth, -3dB Slew Rate Settling Time, 0.01% Output Overload Recovery POWER SUPPLY Voltage Range Current RL = 10k RL = 10k (V+) -1 (V-) +0.35 G=1 G = 10 G = 100 G = 1000 G = 10 to 200 10V Step, G = 1 G = 10 G = 100 G = 1000 50% Overdrive 5 5/G mV 100 200/G 100 V/V V/mo fA 100 fA /pF /pF V V V 28 2 nV/Hz Vp-p 0.1 fA/Hz 73 78 80 80 0.01 0.25 0.35 1.25 5 25 0.0005 0.001 0.001 0.005 1000 0.05 0.4 0.5 10 100 0.005 0.005 0.005 50 (V+) -0.7 (V-) +0.2 1000 +5/-12 800 500 70 7 0.8 22 25 145 400 20 4.5 15 1 -40 -40 18 1.4 85 125 80 Specification same as INA116P NOTE: (1) Guaranteed by wafer test. (2) Temperature coefficient of the "50k" term in the gain equation. (R) INA116 dB dB dB dB 15 650 +2/-0.05 VIN = 0V TEMPERATURE RANGE Specification Operating JA UNITS 89 92 94 94 1+(50k/RG) OUTPUT Voltage Positive Negative Load Capacitance Stability Short-Circuit Current MAX G = 1000, RS = 0 1 Gain vs Temperature(1) 50k Resistance(1)(2) Nonlinearity TYP 2 0.1 0.5 0.7 20 100 0.01 0.01 0.01 V/V V/V % % % % ppm/C ppm/C % of FSR % of FSR % of FSR % of FSR mV mA V V pF mA kHz kHz kHz kHz V/s s s s s s V mA C C C/W ELECTROSTATIC DISCHARGE SENSITIVITY PIN CONFIGURATION Top View DIP SOL-16 RG 1 16 RG Guard - 2 15 NC - VIN 3 14 NC Guard - 4 13 V+ Guard + 5 12 NC + VIN 6 11 VO Guard + 7 10 NC V- 8 9 This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. PACKAGE INFORMATION Ref NC: No Internal Connection. ABSOLUTE MAXIMUM RATINGS PRODUCT PACKAGE PACKAGE DRAWING NUMBER(1) INA116PA INA116P INA116UA INA116U 16-Pin Plastic DIP 16-Pin Plastic DIP SOL-16 Surface-Mount SOL-16 Surface-Mount 180 180 211 211 NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book. Supply Voltage .................................................................................. 18V Input Voltage Range .......................................................................... 40V Output Short-Circuit (to ground) .............................................. Continuous Operating Temperature ................................................. -40C to +125C Storage Temperature ..................................................... -40C to +125C Junction Temperature .................................................................... +150C Lead Temperature (soldering, 10s) ............................................... +300C The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems. (R) 3 INA116 TYPICAL PERFORMANCE CURVES At TA = +25C, VS = 15V, RL = 10k, unless otherwise noted. COMMON-MODE REJECTION vs FREQUENCY GAIN vs FREQUENCY 100 60 G = 1000 40 G = 100 Gain (dB) 30 20 G = 10 10 0 G=1 -10 G = 100V/V 80 70 60 G = 10V/V 50 40 30 G = 1V/V 20 10 0 -20 1k 10k 100k 1M 10 10M 100 1k 10k 100k Frequency (Hz) Frequency (Hz) POSITIVE POWER SUPPLY REJECTION vs FREQUENCY NEGATIVE POWER SUPPLY REJECTION vs FREQUENCY 120 120 100 G = 1000V/V 80 60 G = 100V/V G = 10V/V 40 G = 1V/V 20 100 Power Supply Rejection (dB) Power Supply Rejection (dB) G = 1000V/V 90 Common-Mode Rejection (dB) 50 G = 1k 80 60 G = 10 < 100 G=1 40 20 0 0 1 10 100 1k 10k 1 100k 10 100 1k 10k 100k Frequency (Hz) Frequency (Hz) INPUT BIAS CURRENT vs TEMPERATURE INPUT BIAS CURRENT vs INPUT VOLTAGE 15 1000 Input Bias Current (fA) Input Bias Current (fA) 10 5 0 -5 100 IOS IB 10 -10 -15 -15 Measurement Limit 1 -10 -5 0 5 10 -75 15 Input Voltage (V) (R) INA116 4 -50 -25 0 25 50 75 100 125 TYPICAL PERFORMANCE CURVES (CONT) At TA = +25C, VS = 15V, RL = 10k, unless otherwise noted. INPUT COMMON-MODE RANGE vs OUTPUT VOLTAGE G 10 INPUT REFERRED NOISE vs FREQUENCY 10k G 10 Voltage Noise Density (nV/ Hz) 15 G=1 G=1 5 - VD/2 0 + - VD/2 VO INA116 Ref + VCM -5 +15V G=1 -15V G=1 -10 -15 -15 G = 1V/V 1k 100 G = 1000V/V G = 10V/V Bandwidth Limit 10 -10 -5 0 5 10 15 1 10 100 Output Voltage (V) INPUT OVER-VOLTAGE V/I CHARACTERISTICS 15 G 10 2 Offset Voltage Change (V) 3 Input Current (mA) 10k OFFSET VOLTAGE WARM-UP 4 G = 1000V/V G = 1V/V 1 0 -1 G = 1V/V G = 1000V/V -2 -3 10 G=1 5 0 -5 G=1 -10 G 10 -4 -15 -40 -30 -20 -10 0 10 20 30 40 0 5 10 15 20 25 Input Voltage (V) Time After Power Supply Turn-On (s) INPUT OFFSET VOLTAGE DRIFT PRODUCTION DISTRIBUTION QUIESCENT CURRENT AND SLEW RATE vs TEMPERATURE 1.6 40 26 G = 100 19 0.5 7 1.4 6 24 0.5 Quiescent Current (A) Production Distribution (%) 1k Frequency (Hz) 38 20 G = 10 9 5 2 G=1 0.5 2 3 9 12 1 1 18 15 17 14 1.4 IQ 1.2 1.2 1.0 1.0 0.8 0.8 SR 0.6 4 4 0.6 0.5 0.4 -80 -60 -40 -20 0 20 40 Slew Rate (V/s) Common-Mode Voltage (V) 10 60 80 -75 Offset Voltage Drift (V/C) -50 -25 0 25 50 75 100 0.4 125 Temperature (C) (R) 5 INA116 TYPICAL PERFORMANCE CURVES (CONT) At TA = +25C, VS = 15V, RL = 10k, unless otherwise noted. VOLTAGE NOISE, 0.1 TO 10Hz INPUT-REFERRED, G 100 32 G = 10, 100 28 G=1 24 20 16 500nV/div Peak-to-Peak Output Voltage (V) MAXIMUM OUTPUT VOLTAGE vs FREQUENCY G = 1000 12 8 4 0 100 1k 10k 100k 1M 1s/div Frequency (Hz) SMALL SIGNAL RESPONSE SMALL SIGNAL RESPONSE G=1 G=100 20mV/div 20mV/div G=10 G=1000 10s/div 100s/div LARGE SIGNAL RESPONSE LARGE SIGNAL RESPONSE G=1 G=100 5V/div 5V/div G=10 G=1000 100s/div 100s/div (R) INA116 6 APPLICATIONS INFORMATION The 50k term in equation 1 is the sum of the two feedback resistors of A1 and A2. These on-chip metal film resistors are laser trimmed to accurate absolute values. The accuracy and temperature coefficient of these resistors are included in the gain accuracy and drift specifications of the INA116. Figure 1 shows the connections required for basic operation of the INA116. Applications with noisy or high impedance power supplies may require decoupling capacitors close to the supply pins as shown. The stability and temperature drift of RG also affect gain. RG's contribution to gain accuracy and drift can be directly inferred from the gain equation (1). Low resistor values required for high gain make wiring resistance important. Sockets add to the wiring resistance that will contribute additional gain error in gains of approximately 100 or greater. The output is referred to the output reference (Ref) terminal which is normally grounded. This must be a low impedance connection to assure good common-mode rejection. A resistance of 30 in series with this connection will cause a typical device to degrade to approximately 72dB CMR at G = 1. SETTING THE GAIN Gain of the INA116 is set by connecting a single external resistor, RG, as shown. The gain is-- G = 1+ 50k RG OFFSET TRIMMING The INA116 is laser trimmed for low offset voltage and offset voltage drift; most applications require no external offset adjustment. Figure 2 shows an optional circuit for trimming the output offset voltage. A voltage applied to the Ref terminal is summed at the output. Op amp A1 provides a low source impedance for the Ref terminal, assuring good common-mode rejection. (1) Commonly used gains and resistor values are shown in Figure 1. V+ 0.1F 13 4 INA116 3 - VIN Over-Voltage Protection +1 A1 2 RFB 25k 1 Input Guards See Text. R2 60k R1 60k A3 RG 16 6 Over-Voltage Protection Ref R3 60k 8 1 2 5 10 20 50 100 200 500 1000 2000 5000 10000 VO 11 A2 +1 7 DESIRED GAIN 50k RG RFB 25k 5 + VIN G=1+ RG () NEAREST 1% RG () NC 50.00k 12.50k 5.556k 2.632k 1.02k 505.1 251.3 100.2 50.05 25.01 10.00 5.001 NC 49.9k 12.4k 5.62k 2.61k 1.02k 511 249 100 49.9 24.9 10 4.99 R4 60k 9 0.1F V- Also drawn in simplified form: V- IN RG V+ IN INA116 VO Ref NC: No Connection. FIGURE 1. Basic Connections. (R) 7 INA116 - VIN V+ VO INA116 RG + VIN CIRCUIT BOARD LAYOUT AND ASSEMBLY Careful circuit board layout and assembly techniques are required to achieve the exceptionally low input bias current performance of the INA116. Guard terminals adjacent to both inputs make it easy to properly guard the critical input terminal layout. Since traces are not required to run between device pins, this layout is easily accomplished, even with the surface mount package. The guards should completely encircle their respective input connections--see Figure 4. Both sides of the circuit board should be guarded, even if only one side has an input terminal conductor. Route any timevarying signals away from the input terminals. Solder mask should not cover the input and guard traces since this can increase leakage. 100A 1/2 REF200 Ref 100(1) OPA131 10mV Adjustment Range 10k(1) 100(1) 100A 1/2 REF200 NOTE: (1) For wider trim range required in high gains, scale resistor values larger V- FIGURE 2. Optional Trimming of Output Offset Voltage. INPUT BIAS CURRENT RETURN PATH Input circuitry must provide an input bias current path for proper operation. Figure 3 shows resistors R1 and R2 to provide an input current path. Without these resistors, the inputs would eventually float to a potential that exceeds the common-mode range of the INA116 and the input amplifiers would saturate. Because of its exceedingly low input bias current, improperly biased inputs may operate normally for a period of time after power is first applied, or operate intermittently. Guard Top and Bottom of Circuit Board. FIGURE 4. Circuit Board Guard Layout. After assembly, the circuit board should be cleaned. Commercial solvents should be chosen according to the soldering method and flux used. Solvents should be cleaned and replaced often. Solvent cleaning should be followed by a deionized water rinse and 85C bake out. Crystal or Ceramic Transducer INA116 Sockets can be used, but select and evaluate them carefully for best results. Use caution when installing the INA116 in a socket. Careless handling can contaminate the plastic near the input pins, dramatically increasing leakage current. VO 100M R1 100M R2 A proven low leakage current assembly method is to bend the input pins outward so they do not contact the circuit board. Input connections are made in air and soldered directly to the input pin. This technique is often not practical or production-worthy. It is, however, a useful technique for evaluation and testing and provides a benchmark with which to compare other wiring techniques. The circuit board guarding techniques discussed normally reduce leakage to acceptable levels. Polarizing Voltage 100M Capacitive Sensor INA116 A solid mechanical assembly is required for good results. Nearby plastic parts can be especially troublesome since a static charge can develop and the slightest motion or vibration will couple charge to the inputs. Place a Faraday shield around the whole amplifier and input connection assembly to eliminate stray fields. VO 100M 100M R1 100M R2 FIGURE 3. Providing An Input Bias Current Path. (R) INA116 8 INPUT CONNECTIONS Some applications must make high impedance input connections to external sensors or input connectors. To assure low leakage, the input should be guarded all the way to the signal source--see Figure 5. Coaxial cable can be used with the shield driven by the guard. A separate connection is required to provide a ground reference at the signal source. Triaxial cable may reduce noise pickup and provides the ground reference at the source. Drive the inner shield at guard potential and ground the outer shield. Two separate guarded lines are required if both the inverting and non-inverting inputs are brought to the source. The guard drive output current is limited to approximately +2mA/-50A. For slow input signals the internal guard output can directly drive a cable shield. With fast input signals, however, the guard may not provide sufficient output current to rapidly charge the cable capacitance. An op amp buffer may be required as shown in Figure 6. High-Z Source Two coaxial cables and ground - VIN V + VIN 1M High-Z Source Two triaxial cables - VIN V + VIN 1M FIGURE 5. Input Cable Guarding Circuits. +15 Circuit Board Guard Cable 3 VIN 13 G = 10 1 150 INA116 5.62k 11 16 VO 9 Op amp buffer helps guard cables with fast input signals-- see text. 6 OPA131 8 -15 FIGURE 6. Buffered Guard Drive. Solution Ground Sample Electrode Reference Electrode FIGURE 7. pH or Ion Measurement System. (R) 9 INA116 PACKAGE OPTION ADDENDUM www.ti.com 16-Feb-2009 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Drawing Pins Package Eco Plan (2) Qty INA116PA ACTIVE PDIP N 16 25 Green (RoHS & no Sb/Br) CU NIPDAU N / A for Pkg Type INA116PAG4 ACTIVE PDIP N 16 25 Green (RoHS & no Sb/Br) CU NIPDAU N / A for Pkg Type INA116UA ACTIVE SOIC DW 16 40 Green (RoHS & no Sb/Br) CU NIPDAU Level-3-260C-168 HR INA116UAG4 ACTIVE SOIC DW 16 40 Green (RoHS & no Sb/Br) CU NIPDAU Level-3-260C-168 HR Lead/Ball Finish MSL Peak Temp (3) (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Addendum-Page 1 IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: Products Amplifiers Data Converters DLP(R) Products DSP Clocks and Timers Interface Logic Power Mgmt Microcontrollers RFID RF/IF and ZigBee(R) Solutions amplifier.ti.com dataconverter.ti.com www.dlp.com dsp.ti.com www.ti.com/clocks interface.ti.com logic.ti.com power.ti.com microcontroller.ti.com www.ti-rfid.com www.ti.com/lprf Applications Audio Automotive Broadband Digital Control Medical Military Optical Networking Security Telephony Video & Imaging Wireless www.ti.com/audio www.ti.com/automotive www.ti.com/broadband www.ti.com/digitalcontrol www.ti.com/medical www.ti.com/military www.ti.com/opticalnetwork www.ti.com/security www.ti.com/telephony www.ti.com/video www.ti.com/wireless Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright (c) 2009, Texas Instruments Incorporated