AVAILABLE
EVALUATION KIT AVAILABLE
Functional Diagrams
Pin Configurations appear at end of data sheet.
Functional Diagrams continued at end of data sheet.
UCSP is a trademark of Maxim Integrated Products, Inc.
For pricing, delivery, and ordering information, please contact Maxim Direct
at 1-888-629-4642, or visit Maxim’s website at www.maximintegrated.com.
General Description
The MAX2112 low-cost, direct-conversion tuner IC is
designed for satellite set-top and VSAT applications.
The IC is intended for 8PSK and Digital Video
Broadcast (DVB-S2) applications.
The MAX2112 directly converts the satellite signals
from the LNB to baseband using a broadband I/Q
downconverter. The operating frequency range extends
from 925MHz to 2175MHz.
The device includes an LNA and an RF variable-gain
amplifier, I and Q downconverting mixers, and baseband
lowpass filters with programmable cutoff frequency control
and digitally controlled baseband variable-gain amplifiers.
Together, the RF and baseband variable-gain amplifiers
provide more than 80dB of gain control range. The IC is
compatible with virtually all DVB-S2 demodulators.
The MAX2112 includes fully monolithic VCOs, as well as
a complete fractional-N frequency synthesizer.
Additionally, an on-chip crystal oscillator is provided
along with a buffered output for driving additional tuners
and demodulators. Synthesizer programming and device
configuration are accomplished with a 2-wire serial inter-
face. The IC features a VCO autoselect (VAS) function
that automatically selects the proper VCO. For multituner
applications, the device can be configured to have one
of two 2-wire interface addresses. A low-power standby
mode is available whereupon the signal path is shut
down while leaving the reference oscillator, digital inter-
face, and buffer circuits active, providing a method to
reduce power in single and multituner applications.
The MAX2112 is the most advanced DBS tuner avail-
able today. The low noise figure eliminates the need for
an external LNA. A small number of passive compo-
nents are needed to form a complete DVB-S2 RF front-
end solution. The tuner is available in a very small
28-pin thin QFN package.
Applications
DirecTV and Dish Network DBS
DVB-S2
VSATs
Features
o925MHz to 2175MHz Frequency Range
oMonolithic VCO
Low Phase Noise: -97dBc/Hz at 10kHz
No Calibration Required
oHigh Dynamic Range: -75dBm to 0dBm
oIntegrated Variable BW LP Filters: 4MHz to 40MHz
oSingle +3.3V ±5% Supply
oLow-Power Standby Mode
oAddress Pin for Multituner Applications
oDifferential I/Q Interface
oI2C 2-Wire Serial Interface
oVery Small 28-Pin TQFN Package
Complete, Direct-Conversion
Tuner for DVB-S2 Applications
VTUNE
GNDSYN
CPOUT
VCC_SYN
XTAL
VCOBYP
SCL
VCC_BB
QDC-
ADDR
QDC+
IDC-
RFIN
GC1
VCC_LO
+
IOUT+
QOUT-
VCC_DIG
GNDTUNE SDA
19
17
16
3
5
18
4
6
VCC_VCO REFOUT
15
7
GND
IOUT-
20
2
VCC_RF1
21 IDC+
1
26 24 23
10 12
25
11 13
22
14
27
9
28
8
VCC_RF2
MAX2112
INTERFACE LOGIC
AND CONTROL
DC OFFSET
CORRECTION
LPF BW
CONTROL
DIV2/DIV4
EP
FREQUENCY
SYNTHESIZER
QOUT+
Pin Configuration/
Functional Diagram
Ordering Information
*
EP = Exposed paddle.
+
Denotes a lead(Pb)-free/RoHS-compliant package.
PART TEMP RANGE PIN-PACKAGE
MAX2112CTI+ 0°C to +70°C
28 Thin QFN-EP*
MAX2112ETI+ -40°C to +85°C
28 Thin QFN-EP*
MAX2112
19-0869; Rev 2; 5/10
Complete, Direct-Conversion
Tuner for DVB-S2 Applications
ABSOLUTE MAXIMUM RATINGS
DC ELECTRICAL CHARACTERISTICS
(MAX2112 Evaluation Kit: VCC = +3.13V to +3.47V, TA= 0°C to +70°C (MAX2112CTI+), TA= -40°C to +85°C (MAX2112ETI+), VGC1
= +0.5V (max gain), default register settings except BBG[3:0] = 1011. No input signals at RF, baseband I/Os are open circuited.
Typical values measured at VCC = +3.3V, TA= +25°C.) (Note 1)
Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional
operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to
absolute maximum rating conditions for extended periods may affect device reliability.
VCC to GND...........................................................-0.3V to +3.9V
All Other Pins to GND.................................-0.3V to (VCC + 0.3V)
RF Input Power: RFIN .....................................................+10dBm
VCOBYP, CPOUT, XTAL, REFOUT, IOUT_, QOUT_ , IDC_,
QDC_ to GND Short-Circuit Protection...............................10s
Continuous Power Dissipation (TA= +70°C)
28-Pin Thin QFN (derated 34.5mW/°C above +70°C) ...2.75W
Operating Temperature Range (MAX2112CTI+) ......0°C to +70°C
Operating Temperature Range (MAX2112ETI+) ...-4C to +85°C
Junction Temperature......................................................+150°C
Storage Temperature Range .............................-65°C to +160°C
Lead Temperature (soldering, 10s) .................................+300°C
Soldering Temperature (reflow) .......................................+260°C
PARAMETER CONDITIONS MIN TYP MAX UNITS
SUPPLY
Supply Voltage 3.13 3.3 3.47 V
Receive mode, bit STBY = 0 100 160
Supply Current Standby mode, bit STBY = 1 3 mA
ADDRESS SELECT INPUT (ADDR)
Digital Input Voltage High, VIH 2.4 V
Digital Input Voltage Low, VIL 0.5 V
Digital Input Current High, IIH 50 µA
Digital Input Current Low, IIL -50 µA
ANALOG GAIN-CONTROL INPUT (GC1)
Input Voltage Range Maximum gain = 0.5V 0.5 2.7 V
Input Bias Current -50 +50 µA
VCO TUNING VOLTAGE INPUT (VTUNE)
Input Voltage Range 0.4 2.3 V
2-WIRE SERIAL INPUTS (SCL, SDA)
Clock Frequency 400 kHz
Input Logic-Level High 0.7 x
VCC V
Input Logic-Level Low 0.3 x
VCC V
Input Leakage Current Digital inputs = GND or VCC ±0.1 ±1 µA
2-WIRE SERIAL OUTPUT (SDA)
Output Logic-Level Low ISINK = 1mA 0.4 V
CAUTION! ESD SENSITIVE DEVICE
MAX2112
2
Complete, Direct-Conversion
Tuner for DVB-S2 Applications
PARAMETER CONDITIONS MIN TYP MAX UNITS
MAIN SIGNAL PATH PERFORMANCE
Input Frequency Range (Note 2) 925 2175 MHz
RF Gain-Control Range (GC1) 0.5V < VGC1 < 2.7V 65 73 dB
Baseband Gain-Control Range Bits GC2 = 1111 to 0000 13 15 dB
In-Band Input IP3 (Note 3) +2 dBm
Out-of-Band Input IP3 (Note 4) +15 dBm
Input IP2 (Note 5) +40 dBm
Adjacent Channel Protection (Note 6) 25 dB
VGC1 is set to 0.5V (maximum RF gain) and BBG[3:0] is
adjusted to give a 1VP-P baseband output level for a
-75dBm CW input tone at 1500MHz
8
Noise Figure
Starting with the same BBG[3:0] setting as above, VGC1
is adjusted to back off RF gain by 10dB (Note 7) 912
dB
Minimum RF Input Return Loss 925MHz < fRF < 2175MHz, in 75 system 12 dB
BASEBAND OUTPUT CHARACTERISTICS
Nominal Output Voltage Swing RLOAD = 2k//10pF 0.5 1 VP-P
I/Q Amplitude Imbalance Measured at 500kHz; filter set to 22.27MHz ±1 dB
I/Q Quadrature Phase Imbalance Measured at 500kHz; filter set to 22.27MHz 3.5 D eg r ees
S i ng l e- E nd ed I/Q Outp ut Im p ed ance Real ZO, from 1MHz to 40MHz 30
Output 1dB Compression Voltage Differential 3 VP-P
Baseband Highpass -3dB
Frequency Corner 47nF capacitors at IDC_, QDC_ 400 Hz
BASEBAND LOWPASS FILTERS
Filter Bandwidth Range 4 40 MHz
Rejection Ratio At 2 x f-3dB 39 dB
Group Delay Up to 1dB bandwidth 37 ns
Ratio of In-Filter-Band to Out-of-
Filter-Band Noise
fINBAND = 100Hz to 22.5MHz, fOUTBAND = 87.5MHz to
112.5MHz 25 dB
FREQUENCY SYNTHESIZER
RF-Divider Frequency Range 925 2175 MHz
RF-Divider Range (N) 19 251
Refer ence- D i vi d er Fr eq uency Rang e 12 30 MHz
Reference-Divider Range (R) 1 1
Phase-Detector Comparison
Frequency 12 30 MHz
VOLTAGE-CONTROLLED OSCILLATOR AND LO GENERATION
Guaranteed LO Frequency Range 925 2175 MHz
fOFFSET = 10kHz -97
fOFFSET = 100kHz -100LO Phase Noise
fOFFSET = 1MHz -122
dBc/Hz
AC ELECTRICAL CHARACTERISTICS
(MAX2112 Evaluation Kit: VCC = +3.13V to +3.47V, TA= 0°C to +70°C (MAX2112CTI+), TA= -40°C to +85°C (MAX2112ETI+), default
register settings except BBG[3:0] = 1011. Typical values measured at VCC = +3.3V, TA= +25°C.) (Note 1)
MAX2112
3
Complete, Direct-Conversion
Tuner for DVB-S2 Applications
AC ELECTRICAL CHARACTERISTICS (continued)
(MAX2112 Evaluation Kit: VCC = +3.13V to +3.47V, TA= 0°C to +70°C (MAX2112CTI+), TA= -40°C to +85°C (MAX2112ETI+), default
register settings except BBG[3:0] = 1011. Typical values measured at VCC = +3.3V, TA= +25°C.) (Note 1)
PARAMETER CONDITIONS MIN TYP MAX UNITS
XTAL/REFERENCE OSCILLATOR INPUT AND OUTPUT BUFFER
XTAL Oscillator Frequency Range Parallel-resonance-mode crystal (Note 8) 12 30 MHz
Input Overdrive level AC-coupled sine-wave input 0.5 1 2.0 VP-P
XTAL Output-Buffer Divider Range 1 8
XTAL Output Voltage Swing 4MHz to 30MHz, CLOAD = 10pF 1 1.5 2 VP-P
XTAL Output Duty Cycle 50 %
Note 1: MAX2112CTI+: Min/max values are production tested at TA= +70°C. Min/max limits at TA= 0°C and TA= +25°C are
guaranteed by design and characterization.
MAX2112ETI+: Min/max values are production tested at TA= +85°C. Min/max limits at TA= -40°C and TA= +25°C are
guaranteed by design and characterization.
Note 2: Input gain range specifications met over this band.
Note 3: In-band IIP3 test conditions: GC1 set to provide the nominal baseband output drive when mixing down a -23dBm tone at
2175MHz to 5MHz baseband (fLO = 2170MHz). Baseband gain is set to its default value (BBG[3:0] = 1011). Two tones at
-26dBm each are applied at 2174MHz and 2175MHz. The IM3 tone at 3MHz is measured at baseband, but is referred to the
RF input.
Note 4: Out-of-band IIP3 test conditions: GC1 set to provide nominal baseband output drive when mixing down a -23dBm tone at
2175MHz to 5MHz baseband (fLO = 2170MHz). Baseband gain is set to its default value (BBG[3:0] = 1011). Two tones at
-20dBm each are applied at 2070MHz and 1975MHz. The IM3 tone at 5MHz is measured at baseband, but is referred to the
RF input.
Note 5: Input IP2 test conditions: GC1 set to provide nominal baseband output drive when mixing down a -23dBm tone at 2175MHz
to 5MHz baseband (fLO = 2170MHz). Baseband gain is set to its default value (BBG[3:0] = 1011). Two tones at -20dBm
each are applied at 925MHz and 1250MHz. The IM2 tone at 5MHz is measured at baseband, but is referred to the RF input.
Note 6: Adjacent channel protection test conditions: GC1 is set to provide the nominal baseband output drive with a 2110MHz
27.5Mbaud signal at -55dBm. GC2 set for mid-scale. The test signal shall be set for PR = 7/8 and SNR of -8.5dB. An adja-
cent channel at ±40MHz is added at -25dBm. DVB-S BER performance of 2E-4 shall be maintained for the desired signal.
GC2 may be adjusted for best performance.
Note 7: Guaranteed by design and characterization at TA= +25°C.
Note 8: See Table 16 for crystal ESR requirements.
MAX2112
4
Complete, Direct-Conversion
Tuner for DVB-S2 Applications
3.53.43.33.23.1
89
90
91
92
93
94
95
96
97
98
88
3.0 3.6
SUPPLY CURRENT vs. SUPPLY VOLTAGE
SUPPLY VOLTAGE (V)
SUPPLY CURRENT (mA)
MAX2112 toc01
TA = -40°C
TA = +25°C
TA = +85°C
STANDBY MODE SUPPLY CURRENT
vs. SUPPLY VOLTAGE
SUPPLY VOLTAGE (V)
SUPPLY CURRENT (mA)
MAX2112 toc02
3.0 3.1 3.2 3.3 3.4 3.5 3.6
2.3
2.4
2.5
2.6
2.7
2.8
2.9
3.0
TA = -40°C
TA = +85°C
TA = +25°C
SUPPLY CURRENT
vs. BASEBAND FILTER CUTOFF FREQUENCY
MAX2112 toc03
BASEBAND FILTER CUTOFF FREQUENCY (MHz)
SUPPLY CURRENT (mA)
3628 32242016128
86
88
90
92
94
96
98
100
102
104
84
440
HD3 vs. VOUT
MAX2112 toc04
VOUT (VP-P)
BASEBAND 3RD-ORDER HARMONIC (dBc)
3.02.52.01.5
-55
-50
-45
-40
-35
-30
-25
-20
-15
-10
-60
1.0 3.5
QUADRATURE PHASE vs. LO FREQUENCY
LO FREQUENCY (MHz)
QUADRATURE PHASE (°)
MAX2112 toc05a
900 1200 1500 1800 2100 2400
86.5
87.5
88.5
89.5
90.5
91.5
92.5
93.5
TA = +85°C
fBASEBAND = 10MHz
TA = +25°C
TA = -40°C
QUADRATURE MAGNITUDE MATCHING
vs. LO FREQUENCY
MAX2112 toc05b
LO FREQUENCY (MHz)
QUADRATURE MAGNITUDE MATCHING (dB)
2100180015001200
-0.6
-0.4
-0.2
0.2
0
0.4
0.6
0.8
1.0
-1.0
-0.8
900 2400
TA = +85°C
TA = +25°C
fBASEBAND = 10MHz
TA = -40°C
QUADRATURE PHASE
vs. BASEBAND FREQUENCY
MAX2112 toc06a
BASEBAND FREQUENCY (MHz)
QUADRATURE PHASE (°)
161284
87.5
88.5
89.5
90.5
91.5
92.5
93.5
86.5
020
TA = +85°C
TA = +25°C
fLO = 925MHz
TA = -40°C
QUADRATURE MAGNITUDE MATCHING
vs. BASEBAND FREQUENCY
MAX2112 toc06b
BASEBAND FREQUENCY (MHz)
QUADRATURE MAGNITUDE MATCHING (dB)
161284
-0.6
-0.4
-0.2
0.2
0
0.4
0.6
0.8
1.0
-1.0
-0.8
020
TA = +85°C
TA = +25°C
fLO = 925MHz
TA = -40°C
BASEBAND FILTER
FREQUENCY RESPONSE
MAX2112 toc07
BASEBAND FREQUENCY (MHz)
BASEBAND OUTPUT LEVEL (dB)
604020
-60
-50
-30
-40
-20
-10
0
-80
-70
080
Typical Operating Characteristics
(MAX2112 Evaluation Kit: VCC = +3.3V, TA= +25°C, baseband output frequency = 5MHz; VGC1 = +1.2V, default register settings
except BBG[3:0] = 1011.)
MAX2112
5
Complete, Direct-Conversion
Tuner for DVB-S2 Applications
Typical Operating Characteristics (continued)
(MAX2112 Evaluation Kit: VCC = +3.3V, TA= +25°C, baseband output frequency = 5MHz; VGC1 = +1.2V, default register settings
except BBG[3:0] = 1011.)
BASEBAND FILTER HIGHPASS
FREQUENCY RESPONSE
MAX2112 toc08
BASEBAND FREQUENCY (MHz)
BASEBAND OUTPUT LEVEL (dB)
1000
-10
-8
-4
-6
-2
0
2
-14
-12
100 10,000
PROGRAMMED f-3dB FREQUENCY
vs. MEASURED f-3dB FREQUENCY
MAX2112 toc09
PROGRAMMED f-3dB FREQUENCY (MHz)
MEASURED f-3dB FREQUENCY (MHz)
402015 25 30 35510
5
10
20
15
25
35
30
40
45
0
045
LPF[7:0] = 12 + (f-3dB - 4MHz)/290kHz
BASEBAND FILTER 3dB FREQUENCY
vs. TEMPERATURE
TEMPERATURE (°C)
BASEBAND GAIN ERROR AT f-3dB (dB)
MAX2112 toc10
-40-200 20406080
-1.0
-0.8
-0.6
-0.4
-0.2
0
0.2
0.4
0.6
0.8
1.0
NORMALIZED TO TA = +25°C
INPUT POWER vs. VGC1
VGC1 (V)
INPUT POWER (dBm)
MAX2112 toc11
0.5 1.0 1.5 2.0 2.5 3.0
-80
-70
-60
-50
-40
-30
-20
-10
0
10
ADJUST BBG[3:0] FOR 1VP-P BASEBAND
OUTPUT WITH
PIN = -75dBm AND VGC1 = 0.5V
TA = -40°C
TA = +85°C
TA = +25°C
NOISE FIGURE vs. FREQUENCY
FREQUENCY (MHz)
NOISE FIGURE (dB)
MAX2112 toc12
900 1100 1300 1500 1700 1900 2100 2300
7.5
8.0
8.5
9.0
9.5
10.0
10.5
TA = +25°C
TA = +85°C
ADJUST BBG[3:0] FOR 1VP-P BASEBAND
OUTPUT WITH PIN = -75dBm
AND VGC1 = 0.5V
TA = +70°C
NOISE FIGURE vs. INPUT POWER
MAX2112 toc13
INPUT POWER (dBm)
NOISE FIGURE (dB)
-20-30-40-50-60-70
20
10
30
40
50
60
70
0
-80 0-10
ADJUST BBG[3:0] FOR 1VP-P
BASEBAND OUTPUT WITH
PIN = -75dBm AND VGC1 = 0.5V.
fLO = 1500MHz
OUT-OF-BAND IIP3 vs. INPUT POWER
MAX2112 toc14
INPUT POWER (dBm)
OUT-OF-BAND IIP3 (dBm)
-20-30-40-50-60-70
-10
-20
0
10
20
30
-30
-80 0-10
SEE NOTE 4 ON PAGE 4 FOR CONDITIONS
IN-BAND IIP3 vs. INPUT POWER
MAX2112 toc15
INPUT POWER (dBm)
IN-BAND IIP3 (dBm)
-20-30-40-50-60-70
-30
-50
-40
-10
-20
0
10
20
30
-60
-80 0-10
SEE NOTE 3 ON PAGE 4 FOR CONDITIONS
IIP2 vs. INPUT POWER
MAX2112 toc16
INPUT POWER (dBm)
IIP2 (dBm)
-20-30-40-50-60-70
0
10
30
20
40
50
60
-10
-80 0-10
SEE NOTE 5 ON PAGE 4 FOR CONDITIONS
MAX2112
6
Complete, Direct-Conversion
Tuner for DVB-S2 Applications
INPUT RETURN LOSS vs. FREQUENCY
MAX2112 toc17
FREQUENCY (MHz)
INPUT RETURN LOSS (dB)
202518001350 15751125
-20
-15
-10
-5
0
-25
900 2250
VGC1 = 2.7V
VGC1 = 0.5V
PHASE NOISE AT 10kHz OFFSET vs.
CHANNEL FREQUENCY
CHANNEL FREQUENCY (MHz)
PHASE NOISE AT 10kHz OFFSET (dBc/Hz)
MAX2112 toc18
925 1115 1305 1495 1685 1875 2065 2255
-105
-100
-95
-90
PHASE NOISE vs. OFFSET FREQUENCY
MAX2112 toc19
OFFSET FREQUENCY (Hz)
PHASE NOISE (dBc/Hz)
1.0E+051.0E+04
-120
-110
-100
-90
-130
1.0E+03 1.0E+06
fLO = 1800MHz
VCO: KV vs. VTUNE
VTUNE (V)
KV (MHz/V)
MAX2112 toc21
0 0.5 1.0 1.5 2.0 2.5 3.0
0
50
100
150
200
250
300
350
400
450
SUB-BAND 23
SUB-BAND 12
SUB-BAND 0
LO LEAKAGE vs. LO FREQUENCY
LO FREQUENCY (MHz)
LO LEAKAGE (dBm)
MAX2112 toc20
925 1175 1425 1675 1925 2175
-90
-85
-80
-75
-70
MEASURED AT RF INPUT
Typical Operating Characteristics (continued)
(MAX2112 Evaluation Kit: VCC = +3.3V, TA= +25°C, baseband output frequency = 5MHz; VGC1 = +1.2V, default register settings
except BBG[3:0] = 1011.)
MAX2112
7
Complete, Direct-Conversion
Tuner for DVB-S2 Applications
Pin Description
PIN NAME FUNCTION
1 VCC_RF2 DC Power Supply for LNA. Connect to a +3.3V low-noise supply. Bypass to GND with a 1nF capacitor
connected as close as possib l e to the pi n. D o not shar e capaci tor gr ound vi as w ith other g r ound connections.
2 VCC_RF1 DC Power Supply for LNA. Connect to a +3.3V low-noise supply. Bypass to GND with a 1nF capacitor
connected as close as possib l e to the pi n. D o not shar e capaci tor gr ound vi as w ith other g r ound connections.
3 GND Ground. Connect to board’s ground plane for proper operation.
4 RFIN Wideband 75 RF Input. Connect to an RF source through a DC-blocking capacitor.
5 GC1 RF Gain-Control Input. High-impedance analog input with a 0.5V to 2.7V operating range.
VGC1 = 0.5V corresponds to the maximum gain setting.
6 VCC_LO
DC Power Supply for LO Generation Circuits. Connect to a +3.3V low-noise supply. Bypass to GND with
a 1nF capacitor connected as close as possible to the pin. Do not share capacitor ground vias with
other ground connections.
7 VCC_VCO
DC Power Supply for VCO Circuits. Connect to a +3.3V low-noise supply. Bypass to GND with a 1nF
capacitor connected as close as possible to the pin. Do not share capacitor ground vias with other
ground connections.
8 VCOBYP Internal VCO Bias Bypass. Bypass to GND with a 100nF capacitor connected as close as possible to
the pin. Do not share capacitor ground vias with other ground connections.
9 VTUNE High-Impedance VCO Tune Input. Connect the PLL loop filter output directly to this pin with as short of a
connection as possible.
10 GNDTUNE Ground for VTUNE. Connect to the PCB ground plane.
11 GNDSYN Ground for Synthesizer. Connect to the PCB ground plane.
12 CPOUT C h ar g e - P um p O u tp u t . C o n n e c t t h i s o u t p u t t o t he P L L l o o p fi l t e r i n p u t w i t h th e s h or t e s t c o n n e ct i o n
p o ss i b l e .
13 VCC_SYN
DC Power Supply for Synthesizer Circuits. Connect to a +3.3V low-noise supply. Bypass to GND with a
1nF capacitor connected as close as possible to the pin. Do not share capacitor ground vias with other
ground connections.
14 XTAL Crystal-Oscillator Interface. Use with an external parallel-resonance-mode crystal through a series 1nF
capacitor. See the Typical Application Circuit.
15 REFOUT Crystal-Oscillator Buffer Output. A DC-blocking capacitor must be used when driving external circuitry.
16 VCC_DIG
DC Power Supply for Digital Logic Circuits. Connect to a +3.3V low-noise supply. Bypass to GND with a
1nF capacitor connected as close as possible to the pin. Do not share capacitor ground vias with other
ground connections.
17 QOUT+
18 QOUT- Quadrature Baseband Differential Output. AC-couple with 47nF capacitors to the demodulator input.
19 IOUT+
20 IOUT- In-Phase Baseband Differential Output. AC-couple with 47nF capacitors to the demodulator input.
21 IDC+
22 IDC- I-Channel Baseband DC Offset Correction. Connect a 47nF ceramic chip capacitor from IDC- to IDC+.
23 QDC+
24 QDC- Q- C hannel Baseb and D C O ffset C or r ecti on. C onnect a 47nF cer am i c chi p cap aci tor fr om QD C - to QD C + .
25 VCC_BB
DC Power Supply for Baseband Circuits. Connect to a +3.3V low-noise supply. Bypass to GND with
a 1nF capacitor connected as close as possible to the pin. Do not share capacitor ground vias with
other ground connections.
MAX2112
8
Complete, Direct-Conversion
Tuner for DVB-S2 Applications
Detailed Description
Register Description
The MAX2112 includes 12 user-programmable regis-
ters and 2 read-only registers. See Table 1 for register
configurations. The register configuration of Table 1
shows each bit name and the bit usage information for all
registers. Note that all registers must be written after and
no earlier than 100µs after the device is powered up.
Pin Description (continued)
PIN NAME FUNCTION
26 SDA 2-Wire Serial-Data Interface. Requires 1k pullup resistor to VCC.
27 SCL 2-Wire Serial-Clock Interface. Requires 1k pullup resistor to VCC.
28 ADDR Address. Must be connected to either ground (logic 0) or supply (logic 1).
EP Exposed Paddle. Solder evenly to the board’s ground plane for proper operation.
Table 1. Register Configuration
MSB LSB
DATA BYTE
REG
NUMBER
R EG I ST ER
N A M E
R EA D /
WR IT E
R EG
A D D R ESS
D[7] D[6] D[5] D[4] D[3] D[2] D[1] D[0]
1N-Divider
MSB Write 0x00 FRAC
1N[14] N[13] N[12] N[11] N[10] N[9] N[8]
2N-Divider
LSB Write 0x01 N[7] N[6] N[5] N[4] N[3] N[2] N[1] N[0]
3Charge
Pump Write 0x02 CPMP[1]
0
CPMP[0]
0
CPLIN[1]
0
CPLIN[0]
1F[19] F[18] F[17] F[16]
4F-Divider
MSB Write 0x03 F[15] F[14] F[13] F[12] F[11] F[10] F[9] F[8]
5F-Divider
LSB Write 0x04 F[7] F[6] F[5] F[4] F[3] F[2] F[1] F[0]
6
XTAL
Divider
R-Divider
Write 0x05 XD[2] XD[1] XD[0] R[4] R[3] R[2] R[1] R[0]
7 PLL Write 0x06 D24 CPS ICP X X X X X
8 VCO Write 0x07 VCO[4] VCO[3] VCO[2] VCO[1] VCO[0] VAS ADL ADE
9 LPF Write 0x08 LPF[7] LPF[6] LPF[5] LPF[4] LPF[3] LPF[2] LP F[ 1] LPF[0]
10 Control Write 0x09 STBY X PWDN
0X BBG[3] BBG[ 2] BBG[ 1] BBG[ 0]
11 Shutdown Write 0x0A X PLL
0
DIV
0
VCO
0
BB
0
RFMIX
0
RFVGA
0
FE
0
12 Test Write 0x0B CPTST[2]
0
CPTST[1]
0
CPTST[0]
0XTURBO
1
LD
M U X[ 2]
0
LD
M U X[ 1]
0
LD
M U X[ 0]
0
13 Status
Byte-1 Read 0x0C POR VASA VASE LD X X X X
14 Status
Byte-2 Read 0x0D V C OS BR[4] V C OS BR[3] V C OS BR[2] V C OS BR[1] V C OS BR[0] AD C[ 2] AD C[ 1] AD C[ 0]
X = Don’t care. 0 = Set to 0 for factory-tested operation. 1 = Set to 1 for factory-tested operation.
MAX2112
9
Complete, Direct-Conversion
Tuner for DVB-S2 Applications
Table 2. N-Divider MSB Register
BIT NAME BIT LOCATION (0 = LSB) DEFAULT FUNCTION
FRAC 7 1 Users must program to 1 upon powering up the device.
N[14:8] 6–0 0000000 Sets the most significant bits of the PLL integer-divide number (N). N can
range from 19 to 251.
Table 3. N-Divider LSB Register
BIT NAME BIT LOCATION (0 = LSB) DEFAULT FUNCTION
N[7:0] 7–0 00100011
Sets the least significant bits of the PLL integer-divide number. N can range
from 19 to 251.
Table 4. Charge-Pump Register
BIT NAME BIT LOCATION (0 = LSB) DEFAULT FUNCTION
CPMP[1:0] 7–6 00 Charge-pump minimum pulse width. Users must program to 00 upon
powering up the device.
CPLIN[1:0] 5–4 00 Controls charge-pump linearity. Users must program to 01 upon powering up
the device.
F[19:16] 3–0 0010 S ets the 4 m ost si g ni fi cant b i ts of the P LL fr acti onal d i vi d e num b er .
D efaul t val ue i s F = 194,180 d eci m al .
Table 5. F-Divider MSB Register
BIT NAME BIT LOCATION (0 = LSB) DEFAULT FUNCTION
F[15:8] 7–0 11110110 S ets the m ost si g ni fi cant b i ts of the P LL fr acti onal - d i vi d e num b er ( F) .
D efaul t val ue i s F = 194,180 d eci m al .
Table 6. F-Divider LSB Register
BIT NAME BIT LOCATION (0 = LSB) DEFAULT FUNCTION
F[7:0] 7–0 10000100 S ets the l east si g ni fi cant b i ts of the P LL fr acti onal - d i vi d e num b er ( F) .
D efaul t val ue i s F = 194,180 d eci m al .
Table 7. XTAL Buffer and Reference Divider Register
BIT NAME BIT LOCATION (0 = LSB) DEFAULT FUNCTION
XD[2:0] 7–5 000
Sets the crystal-divider setting.
000 = Divide by 1.
001 = Divide by 2.
011 = Divide by 3.
100 = Divide by 4.
101 through 110 = All divide values from 5 (101) to 7 (110).
111 = Divide by 8.
R[4:0] 4–0 00001
Sets the PLL reference-divider (R) number. Users must program to 00001
upon powering up the device.
00001 = Divide by 1; other values are not tested.
MAX2112
10
Complete, Direct-Conversion
Tuner for DVB-S2 Applications
Table 8. PLL Register
BIT NAME BIT LOCATION (0 = LSB) DEFAULT FUNCTION
D24 7 1
VCO divider setting.
0 = Divide by 2. Use for LO frequencies 1125MHz.
1 = Divide by 4. Use for LO frequencies < 1125MHz.
CPS 6 1
Charge-pump current mode.
0 = Charge-pump current controlled by ICP bit.
1 = Charge-pump current controlled by VCO autoselect (VAS).
ICP 5 0
Charge-pump current.
0 = 600µA typical.
1 = 1200µA typical.
X 4–0 X Don’t care.
Table 9. VCO Register
BIT NAME BIT LOCATION (0 = LSB) DEFAULT FUNCTION
VCO[4:0] 7–3 11001 C ontr ol s w hi ch V C O i s acti vated w hen usi ng m anual V C O p r og r am m i ng m od e.
Thi s al so ser ves as the star ti ng p oi nt for the V C O autosel ecti on ( V AS ) m od e.
VAS 2 1
VCO autoselection (VAS) circuit.
0 = Disable VCO selection must be programmed through I2C.
1 = Enable VCO selection controlled by autoselection circuit.
ADL 1 0
Enables or disables the VCO tuning voltage ADC latch when the VCO
autoselect mode (VAS) is disabled.
0 = Disables the ADC latch.
1 = Latches the ADC value.
ADE 0 0
Enables or disables VCO tuning voltage ADC read when the VCO autoselect
mode (VAS) is disabled.
0 = Disables ADC read.
1 = Enables ADC read.
Table 10. Lowpass Filter Register
BIT NAME BIT LOCATION (0 = LSB) DEFAULT FUNCTION
LPF[7:0] 7–0 01001011
Sets the baseband lowpass filter 3dB corner frequency.
f-3dB = 4MHz + (LPF[7:0]dec - 12) x 290kHz.
Default value equates to f-3dB = 22.27MHz typical.
MAX2112
11
Complete, Direct-Conversion
Tuner for DVB-S2 Applications
Table 11. Control Register
BIT NAME BIT LOCATION (0 = LSB) DEFAULT FUNCTION
STBY 7 0
Software standby control.
0 = Normal operation.
1 = D i sab l es the si g nal p ath and fr eq uency synthesi zer l eavi ng onl y the 2- w i r e
b us, cr ystal osci l l ator , X TALOU T b uffer , and X TALOU T b uffer d i vi d er acti ve.
X 6 X Don’t care.
PWDN 5 0
Factory use only.
0 = Normal operation;
other value is not tested.
X 4 X Don’t care.
BBG[3:0] 3-0 0000
Baseband gain setting (1dB typical per step).
0000 = Minimum gain (0dB, default).
1111 = Maximum gain (15dB typical).
Table 12. Shutdown Register
BIT NAME BIT LOCATION (0 = LSB) DEFAULT FUNCTION
X 7 X Don’t care.
PLL 6 0
PLL enable.
0 = Normal operation.
1 = Shuts down the PLL. Value not tested.
DIV 5 0
Divider enable.
0 = Normal operation.
1 = Shuts down the divider. Value not tested.
VCO 4 0
VCO enable.
0 = Normal operation.
1 = Shuts down the VCO. Value not tested.
BB 3 0
Baseband enable.
0 = Normal operation.
1 = Shuts down the baseband. Value not tested.
RFMIX 2 0
RF mixer enable.
0 = Normal operation.
1 = Shuts down the RF mixer. Value not tested.
RFVGA 1 0
RF VGA enable.
0 = Normal operation.
1 = Shuts down the RF VGA. Value not tested.
FE 0 0
Front-end enable.
0 = Normal operation.
1 = Shuts down the front-end. Value not tested.
MAX2112
12
Complete, Direct-Conversion
Tuner for DVB-S2 Applications
Table 13. Test Register
BIT NAME BIT LOCATION (0 = LSB) DEFAULT FUNCTION
CPTST[2:0] 7–5 000
Charge-pump test modes.
000 = Normal operation (default).
X 4 X Dont care.
TURBO 3 0
Charge-pump fast lock.
Users must program to 1 after powering up the device.
LDMUX[2:0] 20 000
REFOUT output.
000 = Normal operation. Other values are not tested.
Table 14. Status Byte-1 Register
BIT NAME BIT LOCATION (0 = LSB) FUNCTION
POR 7
Power-on reset status.
0 = Chip status register has been read with a stop condition since last power-on.
1 = Power-on reset (power cycle) has occurred. Default values have been loaded in
registers.
VASA 6
Indicates whether VCO autoselection was successful.
0 = Indicates the autoselect function is disabled or unsuccessful VCO selection.
1 = Indicates successful VCO autoselection.
VASE 5
Status indicator for the autoselect function.
0 = Indicates the autoselect function is active.
1 = Indicates the autoselect process is inactive.
LD 4
PLL lock detector. TURBO bit must be programmed to 1 for valid LD reading.
0 = Unlocked.
1 = Locked.
X 3:0 Don’t care.
Table 15. Status Byte-2 Register
BIT NAME BIT LOCATION (0 = LSB) FUNCTION
VCOSBR[4:0] 7-3 VCO band readback.
ADC[2:0] 2-0
VAS ADC output readback.
000 = Out of lock.
001 = Locked.
010 = VAS locked.
101 = VAS locked.
110 = Locked.
111 = Out of lock.
MAX2112
13
2-Wire Serial Interface
The MAX2112 uses a 2-wire I2C-compatible serial inter-
face consisting of a serial-data line (SDA) and a serial-
clock line (SCL). SDA and SCL facilitate bidirectional
communication between the MAX2112 and the master
at clock frequencies up to 400kHz. The master initiates
a data transfer on the bus and generates the SCL sig-
nal to permit data transfer. The MAX2112 behaves as a
slave device that transfers and receives data to and
from the master. SDA and SCL must be pulled high
with external pullup resistors (1kor greater) for proper
bus operation. Pullup resistors should be referenced to
the MAX2112’s VCC.
One bit is transferred during each SCL clock cycle. A
minimum of nine clock cycles is required to transfer a
byte in or out of the MAX2112 (8 bits and an ACK/NACK).
The data on SDA must remain stable during the high
period of the SCL clock pulse. Changes in SDA while
SCL is high and stable are considered control signals
(see the
START and STOP Conditions
section). Both SDA
and SCL remain high when the bus is not busy.
START and STOP Conditions
The master initiates a transmission with a START condi-
tion (S), which is a high-to-low transition on SDA while
SCL is high. The master terminates a transmission with
a STOP condition (P), which is a low-to-high transition
on SDA while SCL is high.
Acknowledge and Not-Acknowledge Conditions
Data transfers are framed with an acknowledge bit
(ACK) or a not-acknowledge bit (NACK). Both the mas-
ter and the MAX2112 (slave) generate acknowledge
bits. To generate an acknowledge, the receiving device
must pull SDA low before the rising edge of the
acknowledge-related clock pulse (ninth pulse) and
keep it low during the high period of the clock pulse.
To generate a not-acknowledge condition, the receiver
allows SDA to be pulled high before the rising edge of
the acknowledge-related clock pulse, and leaves SDA
high during the high period of the clock pulse.
Monitoring the acknowledge bits allows for detection of
unsuccessful data transfers. An unsuccessful data
transfer happens if a receiving device is busy or if a
system fault has occurred. In the event of an unsuc-
cessful data transfer, the bus master must reattempt
communication at a later time.
Slave Address
The MAX2112 has a 7-bit slave address that must be
sent to the device following a START condition to initi-
ate communication. The slave address is internally pro-
grammed to 1100000. The eighth bit (R/W) following
the 7-bit address determines whether a read or write
operation occurs.
The MAX2112 continuously awaits a START condition
followed by its slave address. When the device recog-
nizes its slave address, it acknowledges by pulling the
SDA line low for one clock period; it is ready to accept
or send data depending on the R/Wbit (Figure 1).
The write/read address is C0/C1 if ADDR pin is con-
nected to ground. The write/read address is C2/C3 if
ADDR pin is connected to VCC.
Write Cycle
When addressed with a write command, the MAX2112
allows the master to write to a single register or to multi-
ple successive registers.
A write cycle begins with the bus master issuing a
START condition followed by the seven slave address
bits and a write bit (R/W= 0). The MAX2112 issues an
ACK if the slave address byte is successfully received.
The bus master must then send to the slave the address
of the first register it wishes to write to (see Table 1 for
register addresses). If the slave acknowledges the
address, the master can then write one byte to the regis-
ter at the specified address. Data is written beginning
with the most significant bit. The MAX2112 again issues
an ACK if the data is successfully written to the register.
The master can continue to write data to the successive
internal registers with the MAX2112 acknowledging each
successful transfer, or it can terminate transmission by
issuing a STOP condition. The write cycle does not termi-
nate until the master issues a STOP condition.
Complete, Direct-Conversion
Tuner for DVB-S2 Applications
SCL 1234567
1100000
89
R/W ACK
SLAVE ADDRESS
S
SDA
Figure 1. MAX2112 Slave Address Byte with ADDR Pin
Connected to Ground
WRITE DEVICE
ADDRESS R/WACK WRITE REGISTER
ADDRESS ACK WRITE DATA TO
REGISTER 0x00 ACK WRITE DATA TO
REGISTER 0x01 ACK WRITE DATA TO
REGISTER 0x02 ACK
START
1100000 0 0x00 0x0E 0xD8 0xE1
STOP
Figure 2. Example: Write Registers 0 through 2 with 0x0E, 0xD8, and 0xE1, respectively.
MAX2112
14
Read Cycle
When addressed with a read command, the MAX2112
allows the master to read back a single register, or mul-
tiple successive registers.
A read cycle begins with the bus master issuing a
START condition followed by the 7 slave address bits
and a write bit (R/W= 0). The MAX2112 issues an ACK if
the slave address byte is successfully received. The bus
master must then send the address of the first register it
wishes to read (see Table 1 for register addresses). The
slave acknowledges the address. Then, a START condi-
tion is issued by the master, followed by the 7 slave
address bits and a read bit (R/W= 1). The MAX2112
issues an ACK if the slave address byte is successfully
received. The MAX2112 starts sending data MSB first
with each SCL clock cycle. At the 9th clock cycle, the
master can issue an ACK and continue to read succes-
sive registers, or the master can terminate the transmis-
sion by issuing a NACK. The read cycle does not
terminate until the master issues a STOP condition.
Figure 3 illustrates an example in which registers 0
through 2 are read back.
Application Information
The MAX2112 downconverts RF signals in the 925MHz to
2175MHz range directly to the baseband I/Q signals. The
devices are targeted for digital DBS tuner applications.
RF Input
The RF input of the MAX2112 is internally matched to
75. Only a DC-blocking capacitor is needed. See the
Typical Application Circuit
.
RF Gain Control
The MAX2112 features a variable-gain low-noise ampli-
fier providing 73dB of RF gain range. The voltage con-
trol (VGC) range is 0.5V (minimum attenuation) to 2.7V
(maximum attenuation).
Baseband Variable-Gain Amplifier
The receiver baseband variable-gain amplifiers provide
15dB of gain control range programmable in 1dB
steps. The VGA gain can be serially programmed
through the SPI interface by setting bits BBG[3:0] in the
Control register.
Baseband Lowpass Filter
The MAX2112 includes a programmable on-chip
7th-order Butterworth filter. The filter -3dB corner fre-
quency can be adjusted from approximately 4MHz to
40MHz by programming the LPF[7:0] register using the
following equation:
LPF[7:0]dec = (f-3dB - 4MHz)/0.29MHz + 12,
where f-3dB is in units of MHz.
Total device supply current depends on the filter BW
setting. See Supply Current vs. Baseband Filter Cutoff
Frequency in the
Typical Operating Characteristics
for
more information.
DC Offset Cancellation
The DC offset cancellation is required to maintain the
I/Q output dynamic range. Connecting an external
capacitor between IDC+ and IDC- forms a highpass fil-
ter for the I channel and an external capacitor between
QDC+ and QDC- forms a highpass filter for the Q chan-
nel. Keep the value of the external capacitor less than
47nF to form a typical highpass corner of 250Hz.
XTAL Oscillator
The MAX2112 contains an internal reference oscillator,
reference output divider, and output buffer. All that is
required is to connect a crystal through a series 1nF
capacitor. To minimize parasitics, place the crystal and
series capacitor as close as possible to pin 14 (XTAL
pin). See Table 16 for crystal (XTAL) ESR (equivalent
series resistance) requirements.
VCO Autoselect (VAS)
The MAX2112 includes 24 VCOs. The local oscillator
frequency can be manually selected by programming
the VCO[4:0] bits in the VCO register. The selected VCO
is reported in the Status Byte-2 register (see Table 15).
Complete, Direct-Conversion
Tuner for DVB-S2 Applications
DEVICE
ADDRESS R / W
1100000
REGISTER
ADDRESS
000000000
S
T
A
R
T
S
T
A
R
T
A
C
K
A
C
K
REG 02
DATA
xxxxxxxx
S
T
O
P
N
A
C
K
REG 00
DATA
xxxxxxxx
A
C
K
REG 01
DATA
xxxxxxxx
A
C
K
A
C
K
DEVICE
ADDRESS R / W
1100000 1
Figure 3. Example: Receive Data from Read Registers
Table 16. Maximum Crystal ESR
Requirement
ESRMAX () XTAL FREQUENCY (MHz)
80 12 < fXTAL 14
60 14 < fXTAL 30
MAX2112
15
Alternatively, the MAX2112 can be set to autonomously
choose a VCO by setting the VAS bit in the VCO regis-
ter to logic-high. The VAS routine is initiated once the
F-Divider LSB register word (REG 5) is loaded.
In the event that only the N-divider register or
F-divider MSB word is changed, the F-divider LSB
word must also be loaded last to initiate the VCO
autoselect function. The VCO value programmed in the
VCO[4:0] register serves as the starting point for the auto-
matic VCO selection process.
During the selection process, the VASE bit in the Status
Byte-1 register is cleared to indicate the autoselection
function is active. Upon successful completion, bits VASE
and VASA are set and the VCO selected is reported in the
Status Byte-2 register (see Table 15). If the search is
unsuccessful, VASA is cleared and VASE is set. This indi-
cates that searching has ended but no good VCO has
been found, and occurs when trying to tune to a frequen-
cy outside the VCO’s specified frequency range.
Refer to the MAX2112/MAX2120 VCO Autoselect (VAS)
Application Note for more information.
3-Bit ADC
The MAX2112 has an internal 3-bit ADC connected to
the VCO tune pin (VTUNE). This ADC can be used for
checking the lock status of the VCOs.
Table 17 summarizes the ADC output bits and the VCO
lock indication. The VCO autoselect routine only selects
a VCO in the “VAS locked” range. This allows room for
a VCO to drift over temperature and remain in a valid
“locked” range.
The ADC must first be enabled by setting the ADE bit in
the VCO register. The ADC reading is latched by a sub-
sequent programming of the ADC latch bit (ADL = 1).
The ADC value is reported in the Status Byte-2 register
(see Table 15).
Standby Mode
The MAX2112 features normal operating mode and
standby mode using the I2C interface. Setting a logic-
high to the STBY bit in the Control register puts the
device into standby mode, during which only the 2-
wire-compatible bus, the crystal oscillator, the XTAL
buffer, and the XTAL buffer divider are active.
In all cases, register settings loaded prior to entering
shutdown are saved upon transition back to active
mode. Default register values are provided for the
user’s convenience only. It is the user’s responsibility to
load all the registers no sooner than 100µs after the
device is powered up.
Layout Considerations
The MAX2112 EV kit serves as a guide for PCB layout.
Keep RF signal lines as short as possible to minimize
losses and radiation. Use controlled impedance on all
high-frequency traces. For proper operation, the
exposed paddle must be soldered evenly to the board’s
ground plane. Use abundant vias beneath the exposed
paddle for maximum heat dissipation. Use abundant
ground vias between RF traces to minimize undesired
coupling. Bypass each VCC pin to ground with a 1nF
capacitor placed as close as possible to the pin.
Complete, Direct-Conversion
Tuner for DVB-S2 Applications
Table 17. ADC Trip Points and Lock Status
ADC[2:0] LOCK STATUS
000 Out of lock
001 Locked
010 VAS locked
101 VAS locked
110 Locked
111 Out of lock
MAX2112
16
Complete, Direct-Conversion
Tuner for DVB-S2 Applications
VTUNE
GNDSYN
CPOUT
VCC_SYN
XTAL
VCOBYP
SCL
VCC_BB
QDC-
ADDR
QDC+
IDC-
RFIN
GC1
VCC_LO
+
IOUT+
QOUT-
VCC_DIG
GNDTUNE SDA
19
17
16
3
5
18
4
6
REFOUT
15
7
VCC_RF1 IOUT-
20
2
VCC_RF2 21
IDC+
1
26 24 23
10 12
25
11 13
22
14
27
9
28
8
MAX2112
INTERFACE LOGIC
AND CONTROL
DC OFFSET
CORRECTION
LPF BW
CONTROL
DIV2
/DIV4
EP
FREQUENCY
SYNTHESIZER
QOUT+
VCC
VCC
VCC
BASEBAND
OUTPUTS
SERIAL-CLOCK
INPUT
SERIAL-DATA
INPUT/OUTPUT
VCC
VGC
VCC
VCC
GND
VCC_VCO
RF INPUT
VCC
Typical Application Circuit
MAX2112
17
Complete, Direct-Conversion
Tuner for DVB-S2 Applications
Chip Information
PROCESS: BiCMOS
Package Information
For the latest package outline information and land patterns, go
to www.maxim-ic.com/packages. Note that a “+”, “#”, or “-” in
the package code indicates RoHS status only. Package draw-
ings may show a different suffix character, but the drawing per-
tains to the package regardless of RoHS status.
PACKAGE
TYPE
PACKAGE
CODE
OUTLINE
NO.
LAND
PATTERN NO.
28 TQFN-EP T2855+3 21-0140 90-0023
MAX2112
18
Complete, Direct-Conversion
Tuner for DVB-S2 Applications
Revision History
REVISION
NUMBER
REVISION
DATE DESCRIPTION PAGES
CHANGED
0 8/07 Initial release
1 12/07 Corrected errors in data sheet 1–7, 9–16
2 5/10 Corrected errors in FUNCTION cells of Tables 8 and 10, corrected formula in
Baseband Lowpass Filter section 11, 15
MAX2112
19
Maxim Integrated 160 Rio Robles, San Jose, CA 95134 USA 1-408-601-1000
Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied.
Maxim reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical
Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.
© 2010 Maxim Integrated The Maxim logo and Maxim Integrated are trademarks of Maxim Integrated Products, Inc.