

Vishay Siliconix

RoHS'

COMPLIANT HALOGEN

**FREE** 

### **Power MOSFET**

| PRODUCT SUMMARY            |                             |  |  |  |
|----------------------------|-----------------------------|--|--|--|
| V <sub>DS</sub> (V)        | 500                         |  |  |  |
| $R_{DS(on)}(\Omega)$       | V <sub>GS</sub> = 10 V 0.85 |  |  |  |
| Q <sub>g</sub> (Max.) (nC) | 63                          |  |  |  |
| Q <sub>gs</sub> (nC)       | 9.3                         |  |  |  |
| Q <sub>gd</sub> (nC)       | 32                          |  |  |  |
| Configuration              | Single                      |  |  |  |



#### **FEATURES**

- Halogen-free According to IEC 61249-2-21 Definition
- Surface Mount
- Available in Tape and Reel
- Dynamic dV/dt Rating
- Repetitive Avalanche Rated
- Fast Switching
- Ease of Paralleling
- Simple Drive Requirement
- Compliant to RoHS Directive 2002/95/EC

#### **DESCRIPTION**

Third generation Power MOSFETs from Vishay provide the designer with the best combination of fast switching, ruggedized device design, low on-resistance and cost-effectiveness.

The D<sup>2</sup>PAK (TO-263) is a surface mount power package capable of accommodating die size up to HEX-4. It provides the highest power capability and the lowest possible on-resistance in any existing surface mount package. The D<sup>2</sup>PAK (TO-263) is suitable for high current applications because of its low internal connection resistance and can dissipate up to 2.0 W in a typical surface mount application.

| ORDERING INFORMATION            |                             |                             |                             |  |  |
|---------------------------------|-----------------------------|-----------------------------|-----------------------------|--|--|
| Package                         | D <sup>2</sup> PAK (TO-263) | D <sup>2</sup> PAK (TO-263) | D <sup>2</sup> PAK (TO-263) |  |  |
| Lead (Pb)-free and Halogen-free | SiHF840S-GE3                | SiHF840STRL-GE3a            | SiHF840STRR-GE3a            |  |  |
| Lead (Pb)-free                  | IRF840SPbF                  | IRF840STRLPbFa              | IRF840STRRPbFa              |  |  |
| Lead (PD)-Iree                  | SiHF840S-E3                 | SiHF840STL-E3a              | SiHF840STR-E3a              |  |  |

### Note

See device orientation.

| ABSOLUTE MAXIMUM RATINGS (T <sub>C</sub> = 25 °C, unless otherwise noted)                                        |                 |    |                                   |                  |      |  |
|------------------------------------------------------------------------------------------------------------------|-----------------|----|-----------------------------------|------------------|------|--|
| PARAMETER                                                                                                        |                 |    | SYMBOL                            | LIMIT            | UNIT |  |
| Drain-Source Voltage                                                                                             |                 |    | $V_{DS}$                          | 500              | V    |  |
| Gate-Source Voltage                                                                                              |                 |    | $V_{GS}$                          | ± 20             | V    |  |
| Continuous Drain Current $V_{GS} \text{ at 10 V} \frac{T_C = 25  ^{\circ}\text{C}}{T_C = 100  ^{\circ}\text{C}}$ |                 |    | I-                                | 8.0              |      |  |
|                                                                                                                  |                 |    | I <sub>D</sub>                    | 5.1              | Α    |  |
| Pulsed Drain Current <sup>a</sup>                                                                                | I <sub>DM</sub> | 32 | 1                                 |                  |      |  |
| Linear Derating Factor                                                                                           |                 |    |                                   | 1.0              | W/°C |  |
| Linear Derating Factor (PCB Mount) <sup>e</sup>                                                                  |                 |    |                                   | 0.025            |      |  |
| Single Pulse Avalanche Energy <sup>b</sup>                                                                       |                 |    | E <sub>AS</sub>                   | 510              | mJ   |  |
| Avalanche Current <sup>a</sup>                                                                                   |                 |    | I <sub>AR</sub>                   | 8.0              | Α    |  |
| Repetiitive Avalanche Energy <sup>a</sup>                                                                        |                 |    | E <sub>AR</sub>                   | 13               | mJ   |  |
| Maximum Power Dissipation $T_C = 25  ^{\circ}C$                                                                  |                 |    | P <sub>D</sub>                    | 125              | W    |  |
| Maximum Power Dissipation (PCB Mount) <sup>e</sup> T <sub>A</sub> = 25 °C                                        |                 |    |                                   | 3.1              |      |  |
| Peak Diode Recovery dV/dt <sup>c</sup>                                                                           |                 |    | dV/dt                             | 3.5              | V/ns |  |
| Operating Junction and Storage Temperature Range                                                                 |                 |    | T <sub>J</sub> , T <sub>stg</sub> | - 55 to + 150    | °C   |  |
| Soldering Recommendations (Peak Temperature) for 10 s                                                            |                 |    | -                                 | 300 <sup>d</sup> |      |  |

#### Notes

- a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).
- b.  $V_{DD} = 50 \text{ V}$ , starting  $T_J = 25 \,^{\circ}\text{C}$ ,  $L = 14 \,\text{mH}$ ,  $R_g = 25 \,\Omega$ ,  $I_{AS} = 8.0 \,\text{A}$  (see fig. 12).
- c.  $I_{SD} \le 8.0$  A,  $dI/dt \le 100$  A/ $\mu$ s,  $V_{DD} \le V_{DS}$ ,  $T_{J} \le 150$  °C.
- d. 1.6 mm from case.
- e. When mounted on 1" square PCB (FR-4 or G-10 material).

<sup>\*</sup> Pb containing terminations are not RoHS compliant, exemptions may apply

# **IRF840S, SiHF840S**

# Vishay Siliconix



| THERMAL RESISTANCE RATINGS                           |                   |      |      |      |  |
|------------------------------------------------------|-------------------|------|------|------|--|
| PARAMETER                                            | SYMBOL            | TYP. | MAX. | UNIT |  |
| Maximum Junction-to-Ambient                          | R <sub>thJA</sub> | -    | 62   |      |  |
| Maximum Junction-to-Ambient (PCB Mount) <sup>a</sup> | R <sub>thJA</sub> | -    | 40   | °C/W |  |
| Maximum Junction-to-Case (Drain)                     | R <sub>thJC</sub> | -    | 1.0  |      |  |

#### Note

a. When mounted on 1" square PCB (FR-4 or G-10 material).

| PARAMETER                                 | SYMBOL                | TEST CONDITIONS                                                                                                    |                                                                                  | MIN. | TYP. | MAX.  | UNIT |
|-------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------|------|-------|------|
| Static                                    |                       | <u> </u>                                                                                                           |                                                                                  |      |      |       | •    |
| Drain-Source Breakdown Voltage            | V <sub>DS</sub>       | V <sub>GS</sub>                                                                                                    | = 0, I <sub>D</sub> = 250 μA                                                     | 500  | -    | -     | V    |
| V <sub>DS</sub> Temperature Coefficient   | $\Delta V_{DS}/T_{J}$ | Reference                                                                                                          | ce to 25 °C, I <sub>D</sub> = 1 mA                                               | -    | 0.78 | -     | V/°C |
| Gate-Source Threshold Voltage             | V <sub>GS(th)</sub>   | V <sub>DS</sub> =                                                                                                  | = V <sub>GS</sub> , I <sub>D</sub> = 250 μA                                      | 2.0  | -    | 4.0   | V    |
| Gate-Source Leakage                       | I <sub>GSS</sub>      |                                                                                                                    | V <sub>GS</sub> = ± 20 V                                                         | -    | -    | ± 100 | nA   |
| Zova Cata Valtaga Dvain Cuwant            | 1                     | V <sub>DS</sub> =                                                                                                  | V <sub>DS</sub> = 500 V, V <sub>GS</sub> = 0 V                                   |      | -    | 25    |      |
| Zero Gate Voltage Drain Current           | I <sub>DSS</sub>      | V <sub>DS</sub> = 400 \                                                                                            | /, V <sub>GS</sub> = 0 V, T <sub>J</sub> = 125 °C                                | -    | -    | 250   | μΑ   |
| Drain-Source On-State Resistance          | R <sub>DS(on)</sub>   | V <sub>GS</sub> = 10 V                                                                                             | I <sub>D</sub> = 4.8 A <sup>b</sup>                                              | -    | -    | 0.85  | Ω    |
| Forward Transconductance                  | 9 <sub>fs</sub>       | V <sub>DS</sub> =                                                                                                  | = 50 V, I <sub>D</sub> = 4.8 A <sup>b</sup>                                      | 4.9  | -    | -     | S    |
| Dynamic                                   |                       | •                                                                                                                  |                                                                                  |      |      |       |      |
| Input Capacitance                         | C <sub>iss</sub>      |                                                                                                                    | V <sub>GS</sub> = 0 V,                                                           | -    | 1300 | -     | pF   |
| Output Capacitance                        | C <sub>oss</sub>      | 1                                                                                                                  | $V_{DS} = 25 \text{ V},$                                                         | -    | 310  | -     |      |
| Reverse Transfer Capacitance              | C <sub>rss</sub>      | f = 1                                                                                                              | .0 MHz, see fig. 5                                                               | -    | 120  | -     |      |
| Total Gate Charge                         | Qg                    |                                                                                                                    |                                                                                  | -    | -    | 63    | nC   |
| Gate-Source Charge                        | Q <sub>gs</sub>       | V <sub>GS</sub> = 10 V                                                                                             | $I_D = 8.0 \text{ A}, V_{DS} = 400 \text{ V},$<br>see fig. 6 and 13 <sup>b</sup> | -    | -    | 9.3   |      |
| Gate-Drain Charge                         | Q <sub>gd</sub>       | 7                                                                                                                  | occ ng. c and 10                                                                 | -    | -    | 32    |      |
| Turn-On Delay Time                        | t <sub>d(on)</sub>    | $V_{DD} = 250 \text{ V, } I_D = 8.0 \text{ A,}$ $R_g = 9.1 \ \Omega, \ R_D = 31 \ \Omega, \ \text{see fig. } 10^b$ |                                                                                  | -    | 14   | -     | - ns |
| Rise Time                                 | t <sub>r</sub>        |                                                                                                                    |                                                                                  | -    | 23   | -     |      |
| Turn-Off Delay Time                       | t <sub>d(off)</sub>   |                                                                                                                    |                                                                                  | -    | 49   | -     |      |
| Fall Time                                 | t <sub>f</sub>        |                                                                                                                    |                                                                                  | -    | 20   | -     |      |
| Internal Drain Inductance                 | L <sub>D</sub>        | Between lead,<br>6 mm (0.25") from                                                                                 |                                                                                  | -    | 4.5  | -     | -11  |
| Internal Source Inductance                | L <sub>S</sub>        | package and center of die contact                                                                                  |                                                                                  | -    | 7.5  | -     | - nH |
| Drain-Source Body Diode Characteristic    | s                     |                                                                                                                    |                                                                                  |      |      |       |      |
| Continuous Source-Drain Diode Current     | I <sub>S</sub>        | MOSFET symbol showing the integral reverse p - n junction diode                                                    |                                                                                  | -    | -    | 8.0   | _    |
| Pulsed Diode Forward Current <sup>a</sup> | I <sub>SM</sub>       |                                                                                                                    |                                                                                  | -    | -    | 32    | - A  |
| Body Diode Voltage                        | V <sub>SD</sub>       | $T_J = 25  ^{\circ}\text{C},  I_S = 8.0  \text{A},  V_{GS} = 0  \text{V}^{\text{b}}$                               |                                                                                  | -    | -    | 2.0   | V    |
| Body Diode Reverse Recovery Time          | t <sub>rr</sub>       | T <sub>J</sub> = 25 °C, I <sub>F</sub> = 8.0 A, dI/dt = 100 A/μs <sup>b</sup>                                      |                                                                                  | -    | 460  | 970   | ns   |
| Body Diode Reverse Recovery Charge        | Q <sub>rr</sub>       |                                                                                                                    |                                                                                  | -    | 4.2  | 8.9   | μC   |
| Forward Turn-On Time                      | t <sub>on</sub>       | +                                                                                                                  | rn-on is dominated by L <sub>S</sub> and L <sub>D</sub> )                        |      |      |       |      |

### Notes

- a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).
- b. Pulse width  $\leq$  300  $\mu$ s; duty cycle  $\leq$  2 %.



### TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted)



Fig. 1 - Typical Output Characteristics,  $T_C = 25$  °C



Fig. 3 - Typical Transfer Characteristics



Fig. 2 - Typical Output Characteristics,  $T_C = 150$  °C



Fig. 4 - Normalized On-Resistance vs. Temperature

# Vishay Siliconix





Fig. 5 - Typical Capacitance vs. Drain-to-Source Voltage



Fig. 7 - Typical Source-Drain Diode Forward Voltage



Fig. 6 - Typical Gate Charge vs. Gate-to-Source Voltage



Fig. 8 - Maximum Safe Operating Area







Fig. 9 - Maximum Drain Current vs. Case Temperature



Fig. 10a - Switching Time Test Circuit



Fig. 10b - Switching Time Waveforms



Fig. 11 - Maximum Effective Transient Thermal Impedance, Junction-to-Case

# Vishay Siliconix



 $\rm V_{\rm DD}$ 





Fig. 12a - Unclamped Inductive Test Circuit

Fig. 12b - Unclamped Inductive Waveforms



Fig. 12c - Maximum Avalanche Energy vs. Drain Current



Fig. 13a - Basic Gate Charge Waveform



Fig. 13b - Gate Charge Test Circuit



### Peak Diode Recovery dV/dt Test Circuit





Fig. 14 - For N-Channel

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see www.vishay.com/ppg?91071.





### **TO-263AB (HIGH VOLTAGE)**







|      | MILLIN | METERS | INC   | HES   |
|------|--------|--------|-------|-------|
| DIM. | MIN.   | MAX.   | MIN.  | MAX.  |
| Α    | 4.06   | 4.83   | 0.160 | 0.190 |
| A1   | 0.00   | 0.25   | 0.000 | 0.010 |
| b    | 0.51   | 0.99   | 0.020 | 0.039 |
| b1   | 0.51   | 0.89   | 0.020 | 0.035 |
| b2   | 1.14   | 1.78   | 0.045 | 0.070 |
| b3   | 1.14   | 1.73   | 0.045 | 0.068 |
| С    | 0.38   | 0.74   | 0.015 | 0.029 |
| c1   | 0.38   | 0.58   | 0.015 | 0.023 |
| c2   | 1.14   | 1.65   | 0.045 | 0.065 |
| D    | 8.38   | 9.65   | 0.330 | 0.380 |

|      | MILLIMETERS |       | INC       | HES   |
|------|-------------|-------|-----------|-------|
| DIM. | MIN.        | MAX.  | MIN.      | MAX.  |
| D1   | 6.86        | -     | 0.270     | -     |
| Е    | 9.65        | 10.67 | 0.380     | 0.420 |
| E1   | 6.22        | -     | 0.245     | ı     |
| е    | 2.54 BSC    |       | 0.100 BSC |       |
| Н    | 14.61       | 15.88 | 0.575     | 0.625 |
| L    | 1.78        | 2.79  | 0.070     | 0.110 |
| L1   | -           | 1.65  | ı         | 0.066 |
| L2   | -           | 1.78  | -         | 0.070 |
| L3   | 0.25 BSC    |       | 0.010     | BSC   |
| L4   | 4.78        | 5.28  | 0.188     | 0.208 |

ECN: S-82110-Rev. A, 15-Sep-08

DWG: 5970

### Notes

- 1. Dimensioning and tolerancing per ASME Y14.5M-1994.
- 2. Dimensions are shown in millimeters (inches).
- 3. Dimension D and E do not include mold flash. Mold flash shall not exceed 0.127 mm (0.005") per side. These dimensions are measured at the outmost extremes of the plastic body at datum A.
- 4. Thermal PAD contour optional within dimension E, L1, D1 and E1.
- 5. Dimension b1 and c1 apply to base metal only.
- 6. Datum A and B to be determined at datum plane H.
- 7. Outline conforms to JEDEC outline to TO-263AB.

Document Number: 91364 www.vishay.com Revision: 15-Sep-08





### RECOMMENDED MINIMUM PADS FOR D<sup>2</sup>PAK: 3-Lead



Recommended Minimum Pads Dimensions in Inches/(mm)

Return to Index



## **Legal Disclaimer Notice**

Vishay

### **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and/or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk and agree to fully indemnify and hold Vishay and its distributors harmless from and against any and all claims, liabilities, expenses and damages arising or resulting in connection with such use or sale, including attorneys fees, even if such claim alleges that Vishay or its distributor was negligent regarding the design or manufacture of the part. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

## **Material Category Policy**

Vishay Intertechnology, Inc. hereby certifies that all its products that are identified as RoHS-Compliant fulfill the definitions and restrictions defined under Directive 2011/65/EU of The European Parliament and of the Council of June 8, 2011 on the restriction of the use of certain hazardous substances in electrical and electronic equipment (EEE) - recast, unless otherwise specified as non-compliant.

Please note that some Vishay documentation may still make reference to RoHS Directive 2002/95/EC. We confirm that all the products identified as being compliant to Directive 2002/95/EC conform to Directive 2011/65/EU.