pins, Local Bus data transfer
to read
PCI 9052 Data Book, Version 2.0
© 2001 PLX Technology, Inc. All rights reserved. Index-7
Index
pins, Local Bus data transfer
ADS# 2-3, 2-4, 2-8, 4-2, 9-9, 10-3, 11-4, 11-5
ALE 2-3, 2-4, 4-2, 5-1, 5-2, 9-2, 9-9, 10-4, 11-4, 11-5
BLAST# 2-3, 2-8, 4-7, 9-9, 10-3, 11-4, 11-5
BTERM# 2-3, 2-7, 2-8, 4-22, 4-28, 4-29, 4-30, 5-5, 8-17,
8-18, 8-19, 8-20, 8-21, 9-10, 11-4, 11-5
LA[27:2] 1-2, 1-3, 2-2, 2-3, 5-1, 9-10, 10-3, 11-4, 11-5
LAD[31:0] 1-2, 1-3, 2-3, 2-10, 4-6, 5-1, 9-10, 10-3,
11-4, 11-5
LBE[3:0]# 1-2, 1-3, 1-5, 2-4, 4-2, 4-6, 9-2, 9-11, 10-3,
11-4, 11-5
LRDYi# 1-2, 1-3, 1-5, 2-3, 2-4, 2-7, 2-8, 2-10, 4-1, 9-1,
9-9, 11-4, 11-5
LW/R# 2-4, 9-9, 11-4, 11-5
RD# 1-2, 1-3, 1-5, 2-4, 5-5, 8-17–8-21, 9-2, 9-4, 9-9,
10-3, 11-4, 11-5
WR# 1-2, 1-3, 1-5, 2-5, 5-5, 8-17–8-21, 9-2, 9-9, 10-3,
11-4, 11-5
pins, Local Bus support
BCLKO 1-2, 1-3, 1-5, 9-2, 9-6, 10-3, 11-4, 11-5
CS[1:0]# 1-3, 1-5, 5-1, 5-2, 5-4, 9-2, 9-6, 11-4
CS[3:0]# 5-6, 10-3
CS2# 1-3, 1-6, 5-2, 7-2, 8-25, 9-2, 9-8, 11-4, 11-5
CS3# 5-2, 7-2, 8-25, 9-8, 11-4, 11-5
LCLK 1-2, 1-3, 1-5, 2-3, 9-2, 9-6, 10-2, 11-4, 11-5
LHOLD 1-5, 2-5, 9-1, 9-6, 11-4, 11-5
LHOLDA 1-5, 2-5, 9-1, 9-6, 10-3, 11-4, 11-5
LINTi1 1-5, 4-12, 7-2, 7-3, 9-1, 9-7, 11-4, 11-5
LINTi2 1-5, 4-12, 7-2, 7-3, 9-1, 9-7, 11-4, 11-5
LLOCKo# 1-3, 1-6, 2-4, 5-1, 5-2, 7-2, 8-25, 9-2, 9-8,
10-3, 11-4
LRESET# 1-3, 1-6, 3-1, 3-6, 4-9, 5-1, 5-2, 9-2, 9-7,
10-3, 11-4
MODE 1-3, 1-6, 2-5, 9-2, 9-7, 11-4, 11-5
USER[3:0] 10-3
USER0 1-3, 1-6, 4-14, 4-15, 5-1, 5-2, 5-4, 5-6, 7-2, 7-5,
7-6, 8-25, 9-2, 9-7, 11-4
USER1 1-3, 1-6, 5-1, 5-2, 5-4, 5-6, 7-2, 8-25, 9-2,
9-8, 11-4
USER2 1-3, 1-6, 7-2, 8-25, 9-2, 9-8, 11-4, 11-5
USER3 7-2, 8-25, 9-8, 11-4, 11-5
WAITO# 1-3, 1-6, 2-4, 5-1, 5-2, 7-2, 8-25, 9-2, 9-7,
10-3, 11-4
pins, PCI System Bus Interface
AD[31:0] 2-1, 9-5, 11-4, 11-5
C/BE[3:0]# 2-1, 4-2, 8-17, 8-18, 8-19, 8-20, 8-21, 9-5,
11-4, 11-5
CLK 9-1, 9-5, 11-4, 11-5
DEVSEL# 8-4, 9-5, 11-4, 11-5
FRAME# 9-5, 11-4, 11-5
IDSEL 9-5, 11-4, 11-5
INTA# 4-12, 7-1, 7-2, 7-3, 8-10, 9-5, 11-4, 11-5
IRDY# 2-1, 9-5, 11-4, 11-5
LOCK# 4-1, 9-5, 11-4, 11-5
PAR 9-5, 11-4, 11-5
PERR# 9-5, 11-4, 11-5
RST# 3-1, 3-6, 4-9, 9-6, 11-4, 11-5
SERR# 7-2, 8-3, 8-4, 9-6, 11-4, 11-5
STOP# 9-6, 11-4, 11-5
TRDY# 2-1, 4-3, 4-7, 8-25, 9-5, 9-6, 11-4, 11-5
pins, Power and Ground
TEST 1-3, 1-5, 9-1, 9-4, 11-4, 11-5
VDD 9-4, 11-4, 11-5
VSS 9-4, 11-4, 11-5
pins, pull-up/pull-down resistor
requirements 9-1–9-3
pins, Serial EEPROM Interface
EECS 1-3, 1-5, 3-2, 9-2, 9-4, 11-4, 11-5
EEDI 1-3, 1-5, 9-2, 9-4, 11-4, 11-5
EEDO 1-3, 1-5, 9-2, 9-4, 11-4, 11-5
EESK 1-3, 1-5, 9-2, 9-4, 11-4, 11-5
pins, unused (NC) 9-3, 9-4, 11-4, 11-5
PLX Technology, Inc.
company background 1-1
product ordering and technical support A-1
PLXMon 3-2, 7-2
pointer, CIS 8-1, 8-9
power management, not supported in PCI 9052 1-7
preempt condition 2-5
prefetch
counter 1-2, 1-7, 4-1
Direct Slave 4-1, 4-2
PCI memory mapping 2-1–2-2
reads 8-6, 8-7, 8-8, 8-11, 8-13
timing diagrams 4-24, 4-25, 4-31–4-33
programmable
chip select 6-1
configurations 1-2, 1-3
prefetch counter 1-2, 4-1
registers 4-1, 4-3
wait state generator 9-9
pull-up/pull-down resistor requirements 9-1–9-3
R
ranges, operating 10-1, 10-2
RD# 1-2, 1-3, 1-5, 2-4, 5-5, 8-17–8-21, 9-2, 9-4, 9-9,
10-3, 11-4, 11-5
RDK, PCI 9052 3-3
read
1-7, 2-1, 2-9, 4-1, 4-2, 4-3, 4-4
configuration timing diagram 4-10
Direct Slave 4-7
Read Ahead mode 3-1, 8-26
timing diagrams 4-42