Solomon S ystech May 2005 P 30/56 Rev 1.7 SSD1303
Set MUX ratio(A8)
COM Normal / Remapped (C 0 / C8)
Display offset (D3)
Disp l a y start l i ne (4 0 - 7 F )
COM0 Row63 RAM63 Row7 RAM7 Row63 RAM7 Row47 RAM47 - - Row47 RAM41 - -
COM1 Row62 RAM62 Row6 RAM6 Row62 RAM6 Row46 RAM46 - - Row46 RAM40 - -
COM2 Row61 RAM61 Row5 RAM5 Row61 RAM5 Row45 RAM45 - - Row45 RAM41 - -
COM3 Row60 RAM60 Row4 RAM4 Row60 RAM4 Row44 RAM44 - - Row44 RAM42 - -
COM4 Row59 RAM59 Row3 RAM3 Row59 RAM3 Row43 RAM43 - - Row43 RAM43 - -
COM5 Row58 RAM58 Row2 RAM2 Row58 RAM2 Row42 RAM42 - - Row42 RAM44 - -
COM6 Row57 RAM57 Row1 RAM1 Row57 RAM1 Row41 RAM41 - - Row41 RAM45 - -
COM7 Row56 RAM56 Row0 RAM0 Row56 RAM0 Row40 RAM40 - - Row40 RAM46 - -
COM8 Row55 RAM55 Row63 RAM63 Row55 RAM63 Row39 RAM39 Row47 RAM47 Row39 RAM47 Row47 RAM63
COM9 Row54 RAM54 Row62 RAM62 Row54 RAM62 Row38 RAM38 Row46 RAM46 Row38 RAM46 Row46 RAM62
COM10 Row53 RAM53 Row61 RAM61 Row53 RAM61 Row37 RAM37 Row45 RAM45 Row37 RAM45 Row45 RAM61
COM11 Row52 RAM52 Row60 RAM60 Row52 RAM60 Row36 RAM36 Row44 RAM44 Row36 RAM44 Row44 RAM60
COM12 Row51 RAM51 Row59 RAM59 Row51 RAM59 Row35 RAM35 Row43 RAM43 Row35 RAM43 Row43 RAM59
COM13 Row50 RAM50 Row58 RAM58 Row50 RAM58 Row34 RAM34 Row42 RAM42 Row34 RAM42 Row42 RAM58
COM14 Row49 RAM49 Row57 RAM57 Row49 RAM57 Row33 RAM33 Row41 RAM41 Row33 RAM41 Row41 RAM57
COM15 Row48 RAM48 Row56 RAM56 Row48 RAM56 Row32 RAM32 Row40 RAM40 Row32 RAM40 Row40 RAM56
COM16 Row47 RAM47 Row55 RAM55 Row47 RAM55 Row31 RAM31 Row39 RAM39 Row31 RAM39 Row39 RAM55
COM17 Row46 RAM46 Row54 RAM54 Row46 RAM54 Row30 RAM30 Row38 RAM38 Row30 RAM38 Row38 RAM54
COM18 Row45 RAM45 Row53 RAM53 Row45 RAM53 Row29 RAM29 Row37 RAM37 Row29 RAM37 Row37 RAM53
COM19 Row44 RAM44 Row52 RAM52 Row44 RAM52 Row28 RAM28 Row36 RAM36 Row28 RAM36 Row36 RAM52
COM20 Row43 RAM43 Row51 RAM51 Row43 RAM51 Row27 RAM27 Row35 RAM35 Row27 RAM35 Row35 RAM51
COM21 Row42 RAM42 Row50 RAM50 Row42 RAM50 Row26 RAM26 Row34 RAM34 Row26 RAM34 Row34 RAM50
COM22 Row41 RAM41 Row49 RAM49 Row41 RAM49 Row25 RAM25 Row33 RAM33 Row25 RAM33 Row33 RAM49
COM23 Row40 RAM40 Row48 RAM48 Row40 RAM48 Row24 RAM24 Row32 RAM32 Row24 RAM32 Row32 RAM48
COM24 Row39 RAM39 Row47 RAM47 Row39 RAM47 Row23 RAM23 Row31 RAM31 Row23 RAM31 Row31 RAM47
COM25 Row38 RAM38 Row46 RAM46 Row38 RAM46 Row22 RAM22 Row30 RAM30 Row22 RAM30 Row30 RAM46
COM26 Row37 RAM37 Row45 RAM45 Row37 RAM45 Row21 RAM21 Row29 RAM29 Row21 RAM29 Row29 RAM45
COM27 Row36 RAM36 Row44 RAM44 Row36 RAM44 Row20 RAM20 Row28 RAM28 Row20 RAM28 Row28 RAM44
COM28 Row35 RAM35 Row43 RAM43 Row35 RAM43 Row19 RAM19 Row27 RAM27 Row19 RAM27 Row27 RAM43
COM29 Row34 RAM34 Row42 RAM42 Row34 RAM42 Row18 RAM18 Row26 RAM26 Row18 RAM26 Row26 RAM42
COM30 Row33 RAM33 Row41 RAM41 Row33 RAM41 Row17 RAM17 Row25 RAM25 Row17 RAM25 Row25 RAM41
COM31 Row32 RAM32 Row40 RAM40 Row32 RAM40 Row16 RAM16 Row24 RAM24 Row16 RAM24 Row24 RAM40
COM32 Row31 RAM31 Row39 RAM39 Row31 RAM39 Row15 RAM15 Row23 RAM23 Row15 RAM23 Row23 RAM39
COM33 Row30 RAM30 Row38 RAM38 Row30 RAM38 Row14 RAM14 Row22 RAM22 Row14 RAM22 Row22 RAM38
COM34 Row29 RAM29 Row37 RAM37 Row29 RAM37 Row13 RAM13 Row21 RAM21 Row13 RAM21 Row21 RAM37
COM35 Row28 RAM28 Row36 RAM36 Row28 RAM36 Row12 RAM12 Row20 RAM20 Row12 RAM20 Row20 RAM36
COM36 Row27 RAM27 Row35 RAM35 Row27 RAM35 Row11 RAM11 Row19 RAM19 Row11 RAM19 Row19 RAM35
COM37 Row26 RAM26 Row34 RAM34 Row26 RAM34 Row10 RAM10 Row18 RAM18 Row10 RAM18 Row18 RAM34
COM38 Row25 RAM25 Row33 RAM33 Row25 RAM33 Row9 RAM9 Row17 RAM17 Row9 RAM17 Row17 RAM33
COM39 Row24 RAM24 Row32 RAM32 Row24 RAM32 Row8 RAM8 Row16 RAM16 Row8 RAM16 Row16 RAM32
COM40 Row23 RAM23 Row31 RAM31 Row23 RAM31 Row7 RAM7 Row15 RAM15 Row7 RAM15 Row15 RAM31
COM41 Row22 RAM22 Row30 RAM30 Row22 RAM30 Row6 RAM6 Row14 RAM14 Row6 RAM14 Row14 RAM30
COM42 Row21 RAM21 Row29 RAM29 Row21 RAM29 Row5 RAM5 Row13 RAM13 Row5 RAM13 Row13 RAM29
COM43 Row20 RAM20 Row28 RAM28 Row20 RAM28 Row4 RAM4 Row12 RAM12 Row4 RAM12 Row12 RAM28
COM44 Row19 RAM19 Row27 RAM27 Row19 RAM27 Row3 RAM3 Row11 RAM11 Row3 RAM11 Row11 RAM27
COM45 Row18 RAM18 Row26 RAM26 Row18 RAM26 Row2 RAM2 Row10 RAM10 Row2 RAM10 Row10 RAM26
COM46 Row17 RAM17 Row25 RAM25 Row17 RAM25 Row1 RAM1 Row9 RAM9 Row1 RAM9 Row9 RAM25
COM47 Row16 RAM16 Row24 RAM24 Row16 RAM24 Row0 RAM0 Row8 RAM8 Row0 RAM8 Row8 RAM24
COM48 Row15 RAM15 Row23 RAM23 Row15 RAM23 - - Row7 RAM7 - - Row7 RAM23
COM49 Row14 RAM14 Row22 RAM22 Row14 RAM22 - - Row6 RAM6 - - Row6 RAM22
COM50 Row13 RAM13 Row21 RAM21 Row13 RAM21 - - Row5 RAM5 - - Row5 RAM21
COM51 Row12 RAM12 Row20 RAM20 Row12 RAM20 - - Row4 RAM4 - - Row4 RAM20
COM52 Row11 RAM11 Row19 RAM19 Row11 RAM19 - - Row3 RAM3 - - Row3 RAM19
COM53 Row10 RAM10 Row18 RAM18 Row10 RAM18 - - Row2 RAM2 - - Row2 RAM18
COM54 Row9 RAM9 Row17 RAM17 Row9 RAM17 - - Row1 RAM1 - - Row1 RAM17
COM55 Row8 RAM8 Row16 RAM16 Row8 RAM16 - - Row0 RAM0 - - Row0 RAM16
COM56Row7RAM7Row15RAM15Row7RAM15--------
COM57Row6RAM6Row14RAM14Row6RAM14--------
COM58Row5RAM5Row13RAM13Row5RAM13--------
COM59Row4RAM4Row12RAM12Row4RAM12--------
COM60Row3RAM3Row11RAM11Row3RAM11--------
COM61Row2RAM2Row10RAM10Row2RAM10--------
COM62Row1RAM1Row9RAM9Row1RAM9--------
COM63Row0RAM0Row8RAM8Row0RAM8--------
48
Remap
8
16
80
08
48 48
Remap Remap
48
Remap
0
0
0
008
Hardware
pin name
Output
64 64 64
Remap Remap Remap
08
Set Display Clock Divide Ratio/ Oscillator Frequency
This com m and is us ed to s et the f requency of the internal display clock s, DCLKs. It is def ined as the divide
ratio (Value f rom 1 to 16) used to divide the oscillator f requency. POR is 1. Frame fr equency is determined
by divide ratio, number of display clocks per row, MUX ratio and oscillator frequency.
Set Area Colour Mode ON/OFF
This command is used to enable area colour mode. POR is mono mode.