14
LTC1850/LTC1851
18501i
unipolar inputs, an input voltage of FS – 1.5LSBs should
be applied to the “+” input and the appropriate reference
adjusted until the output code flickers between 1111 1111
1110 and 1111 1111 1111 for the LTC1851 and between
11 1111 1110 and 11 1111 1111 for the LTC1850.
For bipolar inputs, an input voltage of FS – 1.5LSBs should
be applied to the “+” input and the appropriate reference
adjusted until the output code flickers between 0111 1111
1110 and 0111 1111 1111 for the LTC1851 and between
01 1111 1110 and 01 1111 1111 for the LTC1850.
These adjustments as well as the factory trims affect all
channels. The channel-to-channel offset and gain error
matching are guaranteed by design to meet the specifica-
tions in the Converter Characteristics table.
OUTPUT DATA FORMAT
The
LTC1850/
LTC1851 have a 14-bit/16-bit parallel out-
put. The output word normally consists of a 10-bit/12-bit
conversion result data word and a 4-bit address (three
address bits A2
OUT
, A1
OUT
, A0
OUT
and the DIFF
OUT
bit).
The output drivers are enabled when RD is low provided
the chip is selected (CS is low). All 14/16 data output pins
and BUSY are supplied by OV
DD
and OGND to allow easy
interface to 3V or 5V digital logic.
The data format of the conversion result is automatically
selected and determined by the UNI/BIP input pin. If the
UNI/BIP pin is low indicating a unipolar input span
(0 – REFCOMP assuming PGA = 1), the format for the
data is straight binary with 1 LSB = FS/4096 (1mV for
REFCOMP = 4.096V) for the LTC1851 and 1LSB = FS/
1024 (4mV for REFCOMP = 4.096V) for the LTC1850.
If the UNI/BIP pin is high indicating a bipolar input span
(±REFCOMP/2 for PGA = 1), the format for the data is
two’s complement binary with 1 LSB = [(+FS) – (–FS)]/
4096 (1mV for REFCOMP = 4.096V) for the LTC1851 and
1LSB = [(+FS) – (–FS)]/1024 (4mV for REFCOMP =
4.096V) for the LTC1850.
In both cases, the code transitions occur midway between
successive integer LSB values (i.e., –FS + 0.5LSB,
–FS + 1.5LSB, ... –1.5LSB, –0.5LSB, 0.5LSB, 1.5LSB, ...
FS – 1.5LSB, FS – 0.5LSB).
APPLICATIO S I FOR ATIO
WUUU
The three most significant bits of the data word (D11,
D10, and D9 for the LTC1851; D9, D8 and D7 for the
LTC1850) also function as output bits when reading the
contents of the programmable sequencer. During
readback, a 7-bit status word (S6-S0) containing the
contents of the current sequencer location is available
when RD is low. The individual bits of the status word are
outlined in Figure 1. During readback, the D8 to D0 pins
(LTC1851) or D6 to D0 pins (LTC1850) remain high
impedance irrespective of the state of RD.
BOARD LAYOUT AND BYPASSING
To obtain the best performance from the LTC1850/
LTC1851, a printed circuit board with ground plane is
required. The ground plane under the ADC area should be
as free of breaks and holes as possible, such that a low
impedance path between all ADC grounds and all ADC
decoupling capacitors is provided. It is critical to prevent
digital noise from being coupled to the analog inputs,
reference or analog power supply lines. Layout for the
printed circuit board should ensure that digital and analog
signal lines are separated as much as possible. In particu-
lar, care should be taken not to run any digital track
alongside an analog signal track or underneath the ADC.
An analog ground plane separate from the logic system
ground should be established under and around the ADC.
Pin 34 (OGND), Pin 13 (GND), Pin 16 (ADC’s GND) and all
other analog grounds should be connected to this single
analog ground point. The bypass capacitors should also
be connected to this analog ground plane. No other digital
grounds should be connected to this analog ground plane.
In some applications, it may be desirable to connect the
OV
DD
to the logic system supply and OGND to the logic
system ground. In these cases, OV
DD
should be bypassed
to OGND instead of the analog ground plane.
Low impedance analog and digital power supply common
returns are essential to the low noise operation of the ADC
and the foil width for these tracks should be as wide as
possible. In applications where the ADC data outputs and
control signals are connected to a continuously active
microprocessor bus, it is possible to get errors in the
conversion results. These errors are due to feedthrough