Touch Screen Digitizer AD7873 FEATURES 4-wire touch screen interface On-chip temperature sensor: -40C to +85C On-chip 2.5 V reference Direct battery measurement (0 V to 6 V) Touch pressure measurement Specified throughput rate of 125 kSPS Single supply, VCC of 2.2 V to 5.25 V Ratiometric conversion High speed serial interface Programmable 8-bit or 12-bit resolution One auxiliary analog input Shutdown mode: 1 A maximum 16-lead QSOP, TSSOP, and LFCSP packages APPLICATIONS FUNCTIONAL BLOCK DIAGRAM +VCC PENIRQ PEN INTERRUPT TEMP SENSOR X+ X- AD7873 Y+ T/H Y- 6-TO-1 I/P MUX AUX COMP BATTERY MONITOR VBAT VREF Personal digital assistants Smart hand-held devices Touch screen monitors Point-of-sale terminals Pagers GND 2.5V REF CHARGE REDISTRIBUTION DAC BUF +VCC SAR + ADC CONTROL LOGIC GENERAL DESCRIPTION The AD7873 is a 12-bit successive approximation ADC with a synchronous serial interface and low on resistance switches for driving touch screens. The AD7873 operates from a single 2.2 V to 5.25 V power supply and features throughput rates greater than 125 kSPS. The AD7873 features direct battery measurement, temperature measurement, and touch pressure measurement. The AD7873 also has an on-board reference of 2.5 V that can be used for the auxiliary input, battery monitor, and temperature measurement modes. When not in use, the internal reference can be shut down to conserve power. An external reference can also be applied and can be varied from 1 V to VCC and the analog input range is from 0 V to VREF. The device includes a shutdown mode that reduces the current consumption to less than 1 A. The AD7873 features on-board switches. This, coupled with low power and high speed operation, makes the device ideal for battery-powered systems such as personal digital assistants with resistive touch screens and other portable equipment. The part is available in a 16-lead, 0.15" quarter size outline package (QSOP), a 16-lead, thin shrink small outline package (TSSOP), and a 16-lead, lead frame chip scale package (LFCSP). DIN CS DOUT DCLK BUSY 02164-001 SPORT Figure 1. PRODUCT HIGHLIGHTS 1. Ratiometric conversion mode available, eliminating errors due to on-board switch resistances. 2. On-board temperature sensor: -40C to +85C. 3. Battery monitor input. 4. Touch pressure measurement capability. 5. Low power consumption of 1.37 mW maximum with the reference off, or 2.41 mW typical with the reference on, at 125 kSPS and VCC at 3.6 V. 6. Package options include 4 mm x 4 mm LFCSP. 7. Analog input range from 0 V to VREF. 8. Versatile serial I/O ports. Rev. E Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.461.3113 (c)2006 Analog Devices, Inc. All rights reserved. AD7873 TABLE OF CONTENTS Features .............................................................................................. 1 Circuit Information........................................................................ 13 Applications....................................................................................... 1 ADC Transfer Function............................................................. 13 General Description ......................................................................... 1 Typical Connection Diagram ................................................... 13 Functional Block Diagram .............................................................. 1 Analog Input ............................................................................... 14 Product Highlights ........................................................................... 1 Measurements............................................................................. 16 Revision History ............................................................................... 2 Pen Interrupt Request................................................................ 18 Specifications..................................................................................... 3 Control Register ......................................................................... 19 Timing Specifications .................................................................. 5 Power vs. Throughput Rate....................................................... 20 Absolute Maximum Ratings............................................................ 6 Serial Interface ............................................................................ 21 Thermal Resistance ...................................................................... 6 Grounding and Layout .................................................................. 23 ESD Caution.................................................................................. 6 PCB Design Guidelines for Chip Scale Package .................... 23 Pin Configurations and Function Descriptions ........................... 7 Outline Dimensions ....................................................................... 24 Terminology ...................................................................................... 8 Ordering Guide .......................................................................... 25 Typical Performance Characteristics ............................................. 9 REVISION HISTORY 9/06--Rev. D to Rev. E Changes to Figure 13 Caption....................................................... 10 Updated Outline Dimensions ....................................................... 24 Changes to Ordering Guide .......................................................... 25 6/04--Rev. C to Rev. D Updated Format..................................................................Universal Changes to Absolute Maximum Ratings ....................................... 6 Additions to PD0 and PD1 Description...................................... 21 PBC Guidelines for Chip Scale Package Added ......................... 23 Additions to Ordering Guide........................................................ 25 1/02--Rev. A to Rev. B Addition of 16-Lead Lead Frame Chip Scale Package ..Universal Edits to Features.................................................................................1 Edits to General Description ...........................................................1 Addition of LFCSP Pin Configuration ...........................................4 Edit to Absolute Maximum Ratings................................................4 Addition to Ordering Guide ............................................................4 Addition of CP-16 Outline Dimensions ..................................... 19 2/01--Rev. 0 to Rev A Edits to Notes in the Ordering Guide 4/03--Rev. B to Rev. C Changes to Formatting ......................................................Universal Updated Outline Dimensions ....................................................... 19 Rev. E | Page 2 of 28 AD7873 SPECIFICATIONS VCC = 2.7 V to 3.6 V, VREF = 2.5 V internal or external, fDCLK = 2 MHz; TA = -40C to +85C, unless otherwise noted. Table 1. Parameter DC ACCURACY Resolution No Missing Codes Integral Nonlinearity2 Differential Nonlinearity2 Offset Error2 Gain Error2 Noise Power Supply Rejection SWITCH DRIVERS On Resistance2 Y+, X+ Y-, X- ANALOG INPUT Input Voltage Ranges DC Leakage Current Input Capacitance REFERENCE INPUT/OUTPUT Internal Reference Voltage Internal Reference Tempco VREF Input Voltage Range DC Leakage Current VREF Input Impedance TEMPERATURE MEASUREMENT Temperature Range Resolution Differential Method3 Single Conversion Method4 Accuracy Differential Method3 Single Conversion Method4 BATTERY MONITOR Input Voltage Range Input Impedance Accuracy LOGIC INPUTS Input High Voltage, VINH Input Low Voltage, VINL Input Current, IIN Input Capacitance, CIN5 AD7873A1 AD7873B1 Unit 12 11 2 6 4 70 70 12 12 1 -0.9/+1.5 6 4 70 70 Bits Bits min LSB max LSB max LSB max LSB max V rms typ dB typ 5 6 5 6 typ typ 0 to VREF 0.1 37 0 to VREF 0.1 37 V A typ pF typ 2.45/2.55 15 1/VCC 1 1 2.45/2.55 15 1/VCC 1 1 V min/max ppm/C typ V min/max A max G typ -40/+85 -40/+85 C min/max 1.6 0.3 1.6 0.3 C typ C typ 2 2 2 2 C typ C typ 0/6 10 2.5 3 0/6 10 2 3 V min/max k typ % max % max 2.4 0.4 1 10 2.4 0.4 1 10 V min V max A max pF max Rev. E | Page 3 of 28 Test Conditions/Comments +VCC = 2.7 V External reference CS = GND or +VCC; typically 260 when the on-board reference is enabled Sampling; 1 G when battery monitor is off External reference Internal reference Typically 10 nA, VIN = 0 V or +VCC AD7873 Parameter LOGIC OUTPUTS Output High Voltage, VOH Output Low Voltage, VOL PENIRQ Output Low Voltage, VOL Floating-State Leakage Current Floating-State Output Capacitance5 Output Coding CONVERSION RATE Conversion Time Track-and-Hold Acquisition Time Throughput Rate POWER REQUIREMENTS +VCC (Specified Performance) ICC 6 Normal Mode (fSAMPLE = 125 kSPS) Normal Mode (fSAMPLE = 12.5 kSPS) Normal Mode (Static) Shutdown Mode (Static) Power Dissipation6 Normal Mode (fSAMPLE = 125 kSPS) Shutdown AD7873A 1 VCC - 0.2 0.4 0.4 10 10 AD7873B Unit VCC - 0.2 V min 0.4 V max 0.4 V max 10 A max 10 pF max Straight (Natural) Binary Test Conditions/Comments ISOURCE = 250 A; VCC = 2.2 V to 5.25 V ISINK = 250 A 100 k pull-up; ISINK = 250 A 12 3 125 12 3 125 DCLK cycles max DCLK cycles min kSPS max 2.7/3.6 2.7/3.6 V min/max 380 670 170 150 580 1 380 670 170 150 580 1 A max A typ A typ A typ A typ A max Functional from 2.2 V to 5.25 V Digital I/Ps = 0 V or VCC Internal reference off, VCC = 3.6 V, 240 A typ Internal reference on, VCC = 3.6 V Internal reference off, VCC = 2.7 V, fDCLK = 200 kHz Internal reference off, VCC = 3.6 V Internal reference on, VCC = 3.6 V 200 nA typ 1.368 2.412 3.6 1.368 2.412 3.6 mW max mW typ W max Internal reference off, VCC = 3.6 V Internal reference on, VCC = 3.6 V VCC = 3.6 V 1 Temperature range as follows: A, B Versions: -40C to +85C. See the Terminology section. 3 Difference between TEMP0 and TEMP1 measurement. No calibration necessary. 4 Temperature drift is -2.1 mV/C. 5 Sample tested @ 25C to ensure compliance. 6 See the Power vs. Throughput Rate section. 2 Rev. E | Page 4 of 28 AD7873 TIMING SPECIFICATIONS TA = TMIN to TMAX, unless otherwise noted; VCC = 2.7 V to 5.25 V, VREF = 2.5 V. Table 2. Timing Specifications1 Parameter fDCLK2 tACQ t1 t2 t33 t4 t5 t6 t7 t8 t93 t10 t11 t124 Limit at TMIN, TMAX 10 2 1.5 10 60 60 200 200 60 10 10 200 0 100 100 Unit kHz min MHz max s min ns min ns max ns max ns min ns min ns max ns min ns min ns max ns min ns max ns max Description Acquisition time CS falling edge to first DCLK rising edge CS falling edge to busy three-state disabled CS falling edge to DOUT three-state disabled DCLK high pulse width DCLK low pulse width DCLK falling edge to BUSY rising edge Data setup time prior to DCLK rising edge Data valid to DCLK hold time Data access time after DCLK falling edge CS rising edge to DCLK ignored CS rising edge to BUSY high impedance CS rising edge to DOUT high impedance 1 Sample tested at 25C to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of VCC) and timed from a voltage level of 1.6 V. Mark/space ratio for the DCLK input is 40/60 to 60/40. 3 Measured with the load circuit of Figure 2 and defined as the time required for the output to cross 0.4 V or 2.0 V. 4 t12 is derived from the measured time taken by the data outputs to change 0.5 V when loaded with the circuit of Figure 2. The measured number is then extrapolated back to remove the effects of charging or discharging the 50 pF capacitor. This means that the time, t12, quoted in the timing characteristics is the true bus relinquish time of the part and is independent of the bus loading. 2 200A 1.6V CL 50pF 200A IOH 02164-002 TO OUTPUT PIN IOL Figure 2. Load Circuit for Digital Output Timing Specifications Rev. E | Page 5 of 28 AD7873 ABSOLUTE MAXIMUM RATINGS TA = 25C, unless otherwise noted. Table 3. Parameter +VCC to GND Analog Input Voltage to GND Digital Input Voltage to GND Digital Output Voltage to GND VREF to GND Input Current to Any Pin Except Supplies1 Operating Temperature Range Commercial (A, B Versions) Storage Temperature Range Junction Temperature Power Dissipation IR Reflow Soldering Peak Temperature Time-to-Peak Temperature Ramp-Down Rate Pb-free Parts Only Peak Temperature Time-to-Peak Temperature Ramp-Up Rate Ramp-Down Rate 1 Rating -0.3 V to +7 V -0.3 V to VCC + 0.3 V -0.3 V to VCC + 0.3 V -0.3 V to VCC + 0.3 V -0.3 V to VCC + 0.3 V 10 mA -40C to +85C -65C to +150C 150C 450 mW 220C (5C) 10 sec to 30 sec 6C/sec max Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. THERMAL RESISTANCE JA is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages. Table 4. Thermal Resistance Package Type 16-Lead QSOP 16-Lead TSSOP 16-Lead LFCSP ESD CAUTION 250C 20 sec to 40 sec 3C/sec max 6C/sec max Transient currents of up to 100 mA do not cause SCR latch-up. Rev. E | Page 6 of 28 JA 149.97 150.4 135.7 JC 38.8 27.6 Unit C/W C/W C/W AD7873 DCLK 15 CS Y+ 3 14 DIN 12 Y+ X- 4 13 BUSY 11 X+ Y- 5 12 DOUT GND 6 11 PENIRQ VBAT 7 10 +VCC AUX 8 9 VREF 10 +VCC 9 DCLK CS 8 DIN 7 TOP VIEW (Not to Scale) BUSY 6 16 2 Figure 3. LFCSP Pin Configuration AD7873 TOP VIEW (Not to Scale) 02164-004 14 Y- AD7873 DOUT 5 PENIRQ 4 1 X+ 02164-003 VREF 2 +VCC 13 X- PIN 1 INDICATOR AUX 1 +VCC 3 15 GND 16 VBAT PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS Figure 4. QSOP/TSSOP Pin Configuration Table 5. Pin Function Descriptions Pin No. QSOP/ LFCSP TSSOP 3, 10 1, 10 Mnemonic Function +VCC 11 12 13 14 15 2 3 4 5 6 X+ Y+ X- Y- GND 16 1 2 7 8 9 VBAT AUX VREF 4 5 11 12 PENIRQ DOUT 6 7 13 14 BUSY DIN 8 15 CS 9 16 DCLK Power Supply Input. The +VCC range for the AD7873 is from 2.2 V to 5.25 V. Both +VCC pins should be connected directly together. X+ Position Input. ADC Input Channel 1. Y+ Position Input. ADC Input Channel 2. X- Position Input. Y- Position Input. ADC Input Channel 3. Analog Ground. Ground reference point for all circuitry on the AD7873. All analog input signals and any external reference signals should be referred to this GND voltage. Battery Monitor Input. ADC Input Channel 4. Auxiliary Input. ADC Input Channel 5. Reference Output for the AD7873. Alternatively, an external reference can be applied to this input. The voltage range for the external reference is 1.0 V to +VCC. For specified performance, it is 2.5 V on the AD7873. The internal 2.5 V reference is available on this pin for use external to the device. The reference output must be buffered before it is applied elsewhere in a system. A 0.1 F capacitor is recommended between this pin and GND to reduce system noise effects. Pen Interrupt. CMOS logic open-drain output (requires 10 k to 100 k pull-up resistor externally). Data Out. Logic output. The conversion result from the AD7873 is provided on this output as a serial data stream. The bits are clocked out on the falling edge of the DCLK input. This output is high impedance when CS is high. BUSY Output. Logic output. This output is high impedance when CS is high. Data In. Logic Input. Data to be written to the AD7873 control register is provided on this input and is clocked into the register on the rising edge of DCLK (see the Control Register section). Chip Select Input. Active low logic input. This input provides the dual function of initiating conversions on the AD7873 and enabling the serial input/output register. External Clock Input. Logic input. DCLK provides the serial clock for accessing data from the part. This clock input is also used as the clock source for the AD7873 conversion process. Rev. E | Page 7 of 28 AD7873 TERMINOLOGY Integral Nonlinearity Integral nonlinearity is the maximum deviation from a straight line passing through the endpoints of the ADC transfer function. The endpoints of the transfer function are zero scale, a point 1 LSB below the first code transition, and full scale, a point 1 LSB above the last code transition. Differential Nonlinearity Differential nonlinearity is the difference between the measured and the ideal 1 LSB change between any two adjacent codes in the ADC. Offset Error Offset error is the deviation of the first code transition (00...000) to (00...001) from the ideal, that is, AGND + 1 LSB. Gain Error Gain error is the deviation of the last code transition (111...110) to (111...111) from the ideal (that is, VREF - 1 LSB) after the offset error is adjusted out. Track-and-Hold Acquisition Time The track-and-hold amplifier enters the acquisition phase on the fifth falling edge of DCLK after the start bit has been detected. Three DCLK cycles are allowed for the track-and-hold acquisition time. The input signal is fully acquired to the 12-bit level within this time even with the maximum specified DCLK frequency. See the Analog Input section for more details. On Resistance On resistance is a measure of the ohmic resistance between the drain and source of the switch drivers. Rev. E | Page 8 of 28 AD7873 TYPICAL PERFORMANCE CHARACTERISTICS 141 207 206 140 SUPPLY CURRENT (nA) SUPPLY CURRENT (A) 205 204 203 202 201 139 138 137 136 200 -20 0 20 40 60 80 100 TEMPERATURE (C) 134 -40 02164-005 198 -40 0 20 40 60 80 100 TEMPERATURE (C) Figure 8. Power-Down Supply Current vs. Temperature Figure 5. Supply Current vs. Temperature 1000 230 fSAMPLE = 12.5kHz VREF = +VCC 220 210 SAMPLE RATE (kSPS) SUPPLY CURRENT (A) -20 02164-008 135 199 200 190 180 VREF = +VCC 170 100 2.6 3.0 3.4 3.8 4.2 4.6 5.0 +VCC (V) 02164-006 2.2 3.7 4.2 4.7 5.2 Figure 9. Maximum Sample Rate vs. +VCC 0.6 0.20 0.15 0.4 DELTA FROM 25C (LSB) 0.10 0.05 0 -0.05 -0.10 0.2 0 -0.2 -0.4 -0.15 -20 0 20 40 60 TEMPERATURE (C) 80 100 02164-007 DELTA FROM 25C (LSB) 3.2 +VCC (V) Figure 6. Supply Current vs. +VCC -0.20 -40 2.7 Figure 7. Change in Gain vs. Temperature -0.6 -40 -20 0 20 40 60 80 TEMPERATURE (C) Figure 10. Change in Offset vs. Temperature Rev. E | Page 9 of 28 100 02164-010 150 2.2 02164-009 160 AD7873 14 7.5 13 12 REFERENCE CURRENT (A) REFERENCE CURRENT (A) 6.5 5.5 4.5 3.5 2.5 11 10 9 8 7 6 5 4 1.5 40 55 70 85 100 115 130 SAMPLE RATE (kHz) 2 -40 02164-011 25 -20 20 60 80 Figure 14. Reference Current vs. Temperature 9 10 8 Y+ Y+ X+ 8 X+ 7 RON () RON () 40 TEMPERATURE (C) Figure 11. Reference Current vs. Sample Rate 9 0 02164-014 3 0.5 10 7 X- 6 X- 6 Y- 5 Y- 5 3.0 3.5 4.0 4.5 5.0 5.5 +VCC (V) 3 -40 2.5006 1.8 2.5004 1.6 INTERNAL VREF (V) INL: R = 500 1.0 DNL: R = 2k 0.6 60 80 100 2.5000 2.4998 2.4996 2.4994 2.4992 0.4 DNL: R = 500 2.4990 0 15 35 55 75 95 115 135 155 175 195 SAMPLING RATE (kSPS) Figure 13. Linearity Error vs. Sampling Rate for Various RIN 2.4988 -40 -30 -20 -10 0 10 20 30 40 50 TEMPERATURE (C) Figure 16. Internal VREF vs. Temperature Rev. E | Page 10 of 28 60 70 80 02164-016 0.2 02164-013 ERROR (LSB) 40 2.5002 INL: R = 2k 0.8 20 Figure 15. Switch On Resistance vs. Temperature (X+, Y+: +VCC to Pin; X-, Y-: Pin to GND) 2.0 1.2 0 TEMPERATURE (C) Figure 12. Switch On Resistance vs. +VCC (X+, Y+: +VCC to Pin; X-, Y-: Pin to GND) 1.4 -20 02164-015 2.5 02164-012 4 2.0 4 AD7873 2.504 5 2.502 2.500 4 INTERNAL VREF (V) VREF (V) 2.498 2.496 2.494 2.492 2.490 2.488 3 NO CAP (7s) SETTLING TIME 2 1F CAP (1800s) SETTLING TIME 1 0 2.7 2.9 3.1 3.3 3.5 3.7 02164-017 2.484 2.5 +VCC (V) 0 200 800 1000 1200 1600 1800 3.5 3.6 610 800 609 TEMP1 TEMP0 DIODE VOLTAGE (mV) 95.95mV 700 650 TEMP0 142.15mV 550 607 606 605 604 603 602 601 -30 -20 -10 0 10 20 30 40 50 60 70 80 TEMPERATURE (C) 600 2.7 02164-018 450 -40 608 2.8 2.9 3.0 3.1 3.2 3.3 3.4 VSUPPLY (V) Figure 18. Temp Diode Voltage vs. Temperature (2.7 V Supply) 02164-021 600 500 Figure 21. TEMP0 Diode Voltage vs. VSUPPLY (25C) 0 730 fSAMPLE = 125kHz fIN = 15kHz 729 20 728 727 SNR = 68.34dB 40 SNR (dB) 726 725 724 60 80 723 722 100 720 2.7 120 3.0 3.3 VSUPPLY (V) 3.6 Figure 19. TEMP1 Diode Voltage vs. VSUPPLY (25C) 0 7.5 15.0 22.5 30.0 37.5 45.0 52.5 FREQUENCY (kHz) Figure 22. Auxiliary Channel Dynamic Performance (fSAMPLE =125 kHz, fINPUT = 15 kHz) Rev. E | Page 11 of 28 60.0 02164-022 721 02164-019 TEMP1 DIODE VOLTAGE (mV) 1400 Figure 20. Internal VREF vs. Turn-on Time 850 TEMP DIODE VOLTAGE (mV) 600 TURN-ON TIME (s) Figure 17. Internal VREF vs. +VCC 750 400 02164-020 2.486 AD7873 0 Figure 23 shows the power supply rejection ratio vs. VDD supply frequency for the AD7873. The power supply rejection ratio is defined as the ratio of the power in the ADC output at full-scale frequency, f, to the power of a 100 mV sine wave applied to the ADC VCC supply of frequency fS VCC = 3V 100mV p-p SINE WAVE ON +VCC VREF = 2.5V EXT REFERENCE fSAMPLE = 125kHz, fIN = 20kHz -20 PSSR (dB) = 10log(Pf/Pfs) -60 where: -80 Pf is power at frequency, f, in ADC output. Pfs is power at frequency, fs, coupled onto the ADC VCC supply. -100 -120 0 10 20 30 40 50 60 70 80 VCC RIPPLE FREQUENCY (kHz) 90 100 02164-023 PSRR (dB) -40 Here a 100 mV p-p sine wave is coupled onto the VCC supply. Decoupling capacitors of 10 F and 0.1 F were used on the supply. Figure 23. AC PSRR vs. Supply Ripple Frequency Rev. E | Page 12 of 28 AD7873 CIRCUIT INFORMATION The AD7873 is a fast, low power, 12-bit, single-supply analogto-digital converter (ADC). The AD7873 can be operated from a 2.2 V to 5.25 V supply. When operated from either a 5 V supply or a 3 V supply, the AD7873 is capable of throughput rates of 125 kSPS when provided with a 2 MHz clock. The AD7873 provides the user with on-chip track-and-hold, multiplexer, ADC, reference, temperature sensor, and serial interface, housed in a tiny 16-lead QSOP, TSSOP, or LFCSP package, offering the user considerable space-saving advantages over alternative solutions. The serial clock input (DCLK) accesses data from the part and also provides the clock source for the successive approximation ADC. The analog input range is 0 V to VREF (where the externally applied VREF can be between 1 V and +VCC). The AD7873 has a 2.5 V reference on-board with this reference voltage available for use externally if buffered. 111...000 1LSB = VREF /4096 011...111 000...010 000...001 000...000 0V +VREF - 1LSB 1LSB ANALOG INPUT Figure 24. Transfer Characteristic TYPICAL CONNECTION DIAGRAM Figure 25 shows a typical connection diagram for the AD7873 in a touch screen control application. The AD7873 features an internal reference, but this can be overdriven with an external low impedance source between 1 V and +VCC. The value of the reference voltage sets the input range of the converter. The conversion result is output MSB first, followed by the remaining 11 bits and three trailing zeros, depending on the number of clocks used per conversion (see the Serial Interface section). For applications where power consumption is a concern, the power management option should be used to improve power performance. See Table 8 for available power management options. The analog input to the ADC is provided via an on-chip multiplexer. This analog input can be any one of the X, Y, and Z panel coordinates, the battery voltage, or the chip temperature. The multiplexer is configured with low resistance switches that allow an unselected ADC input channel to provide power and an accompanying pin to provide ground for an external device. For some measurements, the on resistance of the switches could present a source of error. However, with a differential input to the converter and a differential reference architecture, this error can be negated. ADC TRANSFER FUNCTION The output coding of the AD7873 is straight binary. The designed code transitions occur at successive integer LSB values (that is, 1 LSB, 2 LSBs, and so on). The LSB size is VREF/4096. The ideal transfer characteristic for the AD7873 is shown in Figure 24. 2.2V TO 5V TOUCH SCREEN + + 0.1F TO BATTERY AUXILIARY INPUT 1 +VCC 2 X+ 3 Y+ 4 X- BUSY 13 CONVERTER STATUS 5 Y- DOUT 12 SERIAL DATA OUT 6 GND PENIRQ 11 7 VBAT +VCC 10 8 AUX VREF 9 DCLK 16 AD7873 SERIAL/CONVERSION CLOCK CHIP SELECT CS 15 SERIAL DATA IN DIN 14 PEN INTERRUPT + 0.1F VOLTAGE REGULATOR Figure 25. Typical Application Circuit Rev. E | Page 13 of 28 50k 02164-025 1F TO 10F (OPTIONAL) 02164-024 ADC CODE 111...111 111...110 AD7873 ANALOG INPUT Figure 26 shows an equivalent circuit of the analog input structure of the AD7873 that contains a block diagram of the input multiplexer, the differential input of the ADC, and the differential reference. VCC X+ X- Table 6 shows the multiplexer address corresponding to each analog input, both for the SER/DFR bit in the control register set high and low. The control bits are provided serially to the device via the DIN pin. For more information on the control register, see the Control Register section. REF INT/ X+ Y+ EXT 3-TO-1 MUX ON-CHIP SWITCHES X+ Y+ IN+ Y- 6-TO-1 MUX VBAT REF+ IN+ ADC CORE IN- REF- DATA OUT AUX 3-TO-1 MUX TEMP 02164-026 When the converter enters hold mode, the voltage difference between the +IN and -IN inputs (see Figure 26) is captured on the internal capacitor array. The input current on the analog inputs depends on the conversion rate of the device. During the sample period, the source must charge the internal sampling capacitor (typically 37 pF). Once the capacitor is fully charged, there is no further input current. The rate of charge transfer from the analog source to the converter is a function of conversion rate. Y+ Y- X- Y- GND Figure 26. Equivalent Analog Input Circuit Table 6. Analog Input, Reference, and Touch Screen Control SER/ DFR -REF1 GND GND GND GND 1 1 1 0 X Switches Y Switches +REF1 Off Off VREF Off On VREF Off Off VREF X+ Off Y+ On VREF X- On Y- Off Y- (Z2) X+ Off Y+ On VREF X- On Y- Off Y+ On Off VREF AUX Off Off VREF TEMP1 Off Off VREF Invalid Address. Test Mode: Switches out the TEMP0 diode to the PENIRQ pin. 1 0 1 0 0 0 X+ Invalid Address X+ (Z1) Y- 0 0 0 0 1 1 1 0 1 0 0 0 A2 0 0 0 0 A1 0 0 1 1 A0 0 1 0 1 1 1 1 1 1 0 0 1 1 1 1 0 0 1 1 0 1 0 1 0 0 0 0 0 1 1 1 1 1 1 1 Analog Input TEMP0 X+ VBAT X+ (Z1) Off On Y+ GND GND GND GND X+ Off Y+ On Y+ X- X- On Y- Off Y- (Z2) X+ Off Y+ On Y+ X- X- On Y- Off Y+ ON Off X+ X- Outputs Identity Code, 1000 0000 0000. Invalid address. Test mode: Switches out the TEMP1 diode to the PENIRQ pin. Internal node, not directly accessible by the user. Rev. E | Page 14 of 28 AD7873 The track-and-hold amplifier enters tracking mode on the falling edge of the fifth DCLK after the start bit is detected (see Figure 35). The time required for the track-and-hold amplifier to acquire an input signal depends on how quickly the 37 pF input capacitance is charged. With zero source impedance on the analog input, three DCLK cycles are always sufficient to acquire the signal to the 12-bit level. With a source impedance (RIN) on the analog input, the actual acquisition time required is calculated using the formula: time of the 2.5 V reference is typically 10 s without a load; however, a 0.1 F capacitor on the VREF pin is recommended for optimum performance because it affects the power-up time (see Figure 20). X+ Y+ 3-TO-1 MUX ADC 260 VREF SW1 tACQ = 8.4 x (R IN + 100 ) x 37 pF 2.5V REF where RIN is the source impedance of the input signal, and 100 , 37 pF is the input RC. Depending on the frequency of DCLK used, three DCLK cycles may or may not be sufficient to acquire the analog input signal with various source impedance values. BUF 02164-027 Acquisition Time Figure 27. On-Chip Reference Circuitry Reference Input Touch Screen Settling In some applications, external capacitors could be required across the touch screen to filter noise associated with it, for example, noise generated by the LCD panel or backlight circuitry. The value of these capacitors causes a settling time requirement when the panel is touched. The settling time typically appears as a gain error. There are several methods for minimizing or eliminating this issue. The problem can be that the input signal, reference, or both, have not settled to their final value before the sampling instant of the ADC. Additionally, the reference voltage could still be changing during the conversion cycle. One option is to stop or slow down the DCLK for the required touch screen settling time. This allows the input and reference to stabilize for the acquisition time, resolving the issue for both single-ended and differential modes. The other option is to operate the AD7873 in differential mode only for the touch screen, and program the AD7873 to keep the touch screen drivers on and not go into power-down (PD0 = PD1 = 1). Several conversions could be required, depending on the settling time required and the AD7873 data rate. Once the required number of conversions have been made, the AD7873 can then be placed in a power-down state on the last measurement. The last method is to use the 15-DCLK cycle mode, maintaining the touch screen drivers on until it is commanded by the processor to stop. Internal Reference The AD7873 has an internal reference voltage of 2.5 V. The internal reference is available on the VREF pin for external use in the system; however, it must be buffered before it is applied elsewhere. The on-chip reference can be turned on or off with the power-down address, PD1 = 1 (see Table 8 and Figure 27). Typically, the reference voltage is only used in single-ended mode for battery monitoring, temperature measurement, and for using the auxiliary input. Optimal touch screen performance is achieved when using the differential mode. The power-up The voltage difference between +REF and -REF (see Figure 26) sets the analog input range. The AD7873 operates with a reference input in the range of 1 V to +VCC. Figure 27 shows the on-chip reference circuitry on the AD7873. The internal reference on the AD7873 can be overdriven with an external reference; for best performance, however, the internal reference should be disabled when an external reference is applied, because SW1 in Figure 27 opens on the AD7873 when the internal reference is disabled. The on-chip reference always is available at the VREF pin as long as the reference is enabled. The input impedance seen at the VREF pin is approximately 260 when the internal reference is enabled. When it is disabled, the input impedance seen at the VREF pin is in the G region. When making touch screen measurements, conversions can be made in differential (ratiometric) mode or single-ended mode. If the SER/DFR bit is set to 1 in the control register, then a single-ended conversion is performed. Figure 28 shows the configuration for a single-ended Y coordinate measurement. The X+ input is connected to the analog-to-digital converter, the Y+ and Y- drivers are turned on, and the voltage on X+ is digitized. The conversion is performed with the ADC referenced from GND to VREF. This VREF is either the on-chip reference or the voltage applied at the VREF pin externally, and is determined by the setting of the power management Bit PD0 and Bit PD1 (see Table 7). The advantage of this mode is that the switches that supply the external touch screen can be turned off once the acquisition is complete, resulting in a power savings. However, the on resistance of the Y drivers affects the input voltage that can be acquired. The full touch screen resistance could be in the order of 200 to 900 , depending on the manufacturer. Thus, if the on resistance of the switches is approximately 6 , true full-scale and zero-scale voltages cannot be acquired, regardless of where the pen/stylus is on the touch screen. Note that the minimum touch screen resistance recommended for use with Rev. E | Page 15 of 28 AD7873 the AD7873 is approximately 70 . In this mode of operation, therefore, some voltage is likely to be lost across the internal switches, and it is unlikely that the internal switch resistance will track the resistance of the touch screen over temperature and supply, providing an additional source of error. +VCC Y+ The differential conversion method is a two-point measurement. The first measurement is performed with a fixed bias current into a diode, and the second measurement is performed with a fixed multiple of the bias current into the same diode. The voltage difference in the diode readings is proportional to absolute temperature and is given by the following formula: VREF X+ IN+ In the single conversion method, a diode voltage is digitized and recorded at a fixed calibration temperature. Any subsequent polling of the diode provides an estimate of the ambient temperature through extrapolation from the calibration temperature diode result. This assumes a diode temperature drift of approximately -2.1 mV/C. This method provides a resolution of approximately 0.3C and a predicted accuracy of 3C. REF+ IN+ ADC CORE IN- REF- Y- V BE = (kT / q ) x (ln N ) 02164-028 GND Figure 28. Single-Ended Reference Mode (SER/DFR = 1) where: The alternative to this situation is to set the SER/DFR bit low. Again, making a Y coordinate measurement is considered, but now the +REF and -REF nodes of the ADC are connected directly to the Y+ and Y- pins. This means the analog-to-digital conversion is ratiometric. The result of the conversion is always a percentage of the external resistance, independent of how it could change with respect to the on resistance of the internal switches. Figure 29 shows the configuration for a ratiometric Y coordinate measurement. +VCC VBE represents the diode voltage. N is the bias current multiple. k is Boltzmann's constant. q is the electron charge. This method provides more accurate absolute temperature measurement of 2C. However, the resolution is reduced to approximately 1.6C. Assuming a current multiple of 105 (typical for the AD7873) taking Boltzmann's constant, k = 1.38054 x10-23 electrons volts/degrees Kelvin, the electron charge q = 1.602189 x 10-19, then T, the ambient temperature in degrees centigrade, can be calculated as follows: V BE = (kT / q ) x (ln N ) Y+ X+ IN+ T = (V BE x q ) /(k x ln N ) REF+ IN+ ADC CORE IN- REF- T ( C ) = 2.49 x 10 3 x V BE - 273 Y- 02164-029 GND where VBE is calculated from the difference in readings from the first conversion and second conversion. Figure 30 shows a block diagram of the temperature measurement mode. Figure 29. Differential Reference Mode (SER/DFR = 0) The disadvantage of this mode of operation is that during both the acquisition phase and conversion process, the external touch screen must remain powered. This results in additional supply current for the duration of the conversion. TEMP0 I TEMP1 105 x I MUX ADC 02164-030 MEASUREMENTS Temperature Measurement Two temperature measurement options are available on the AD7873, the single conversion method and the differential conversion method. Both methods are based on an on-chip diode measurement. Figure 30. Block Diagram of Temperature Measurement Circuit Rev. E | Page 16 of 28 AD7873 Battery Measurement Pressure Measurement The AD7873 can monitor a battery voltage from 0 V to 6 V. Figure 31 shows a block diagram of a battery voltage monitored through the VBAT pin. The voltage to the +VCC of the AD7873 is maintained at the desired supply voltage via the dc-to-dc regulator while the input to the regulator is monitored. This voltage on VBAT is divided by 4 so that a 6 V battery voltage is presented to the ADC as 1.5 V. To conserve power, the divider is on only during the sampling of a voltage on VBAT. Table 6 shows the control bit settings required to perform a battery measurement. The pressure applied to the touch screen via a pen or finger can also be measured with the AD7873 with some simple calculations. The 8-bit resolution mode would be sufficient for this measurement, but the following calculations are shown with the 12-bit resolution mode. The contact resistance between the X and Y plates is measured, providing a good indication of the size of the depressed area and the applied pressure. The area of the spot touched is proportional to the size of the object touching it. The size of this resistance (RTOUCH) can be calculated using two different methods. + The first method requires the user to know the total resistance of the X-plate tablet. Three touch screen conversions are required, a measurement of the X-position, Z1-position, and Z2-position (see Figure 32). The following equation calculates the touch resistance: DC/DC CONVERTER +VCC VBAT 0V TO 1.5V 7.5k ADC CORE RTOUCH = (R XPLATE ) x (X POSITION / 4095) x [(Z 2 / Z 1 ) - 1] 2.5k 02164-031 The second method requires that the resistance of both the X-plate and Y-plate tablets are known. Again three touch screen conversions are required, a measurement of the X-position, Y-position, and Z1-position (see Figure 32). Figure 31. Block Diagram of Battery Measurement Circuit The following equation also calculates the touch resistance: RTOUCH = {(R XPLATE / Z 1 ) x (X POSITION / 4095 ) x [(4096 / Z 1 ) - 1]} - [RYPLATE x (YPOSITION / 4095 )] MEASURE X-POSITION Y+ X+ TOUCH + - X-POSITION X- MEASURE Z1-POSITION Y+ X+ TOUCH Y- TOUCH + - Z2-POSITION X- Y+ X+ + - Z1-POSITION Y- MEASURE Z2-POSITION X- Figure 32. Pressure Measurement Block Diagram Rev. E | Page 17 of 28 Y- 02164-032 BATTERY 0V TO 6V AD7873 PEN INTERRUPT REQUEST Figure 34, then once the conversion is complete, the PENIRQ output again responds to a screen touch. The fact that PENIRQ returns high almost immediately after the fourth falling edge of DCLK means the user avoids any spurious interrupts on the microprocessor or DSP, which can occur if the interrupt request line on the micro/DSP were unmasked during or toward the end of conversion and the PENIRQ pin was still low. Once the next start bit is detected by the AD7843, the PENIRQ function is again disabled. The pen interrupt equivalent circuitry is outlined in Figure 33. By connecting a pull-up resistor (10 k to 100 k) between +VCC and this CMOS logic open-drain output, the PENIRQ output remains high normally. If PENIRQ is enabled (see Table 8), when the touch screen connected to the AD7873 is touched by a pen or finger, the PENIRQ output goes low, initiating an interrupt to a microprocessor. This can then instruct a control word to be written to the AD7873 to initiate a conversion. This output can also be enabled between conversions during power-down (see Table 8), allowing power-up to be initiated only when the screen is touched. The result of the first touch screen coordinate conversion after power-up is valid, assuming any external reference is settled to the 12-bit or 8-bit level as required. If the control register write operation overlaps with the data read, a start bit is always detected prior to the end of conversion, meaning that even if the PENIRQ function is enabled in the control register, it is disabled by the start bit again before the end of the conversion is reached, so the PENIRQ function effectively cannot be used in this mode. However, as conversions are occurring continuously, the PENIRQ function is not necessary and is therefore redundant. Figure 34 assumes that the PENIRQ function was enabled in the last write or that the part was just powered up so PENIRQ is enabled by default. Once the screen is touched, the PENIRQ output goes low a time tPEN later. This delay is approximately 5 s, assuming a 10 nF touch screen capacitance, and varies with the touch screen resistance actually used. Once the START bit is detected, the pen interrupt function is disabled and the PENIRQ cannot respond to screen touches. The PENIRQ output remains low until the fourth falling edge of DCLK after the START bit is clocked in, at which point it returns high as soon as possible, irrespective of the touch screen capacitance. This does not mean that the pen interrupt function is now enabled again because the power-down bits have not yet been loaded to the control register. Regardless of whether PENIRQ is to be enabled again, the PENIRQ output normally always idles high. Assuming the PENIRQ is enabled again as shown in SCREEN TOUCHED HERE tPEN +VCC 100k Y+ PENIRQ X+ PENIRQ ENABLE Y- 02164-033 TOUCH SCREEN +VCC ON Figure 33. PENIRQ Functional Block Diagram PD1 = 1, PD0 = 0, PENIRQ ENABLED AGAIN NO RESPONSE TO TOUCH PENIRQ INTERRUPT PROCESSOR CS DIN S 8 A2 A1 SER/ A0 MODE DFR 1 0 (START) Figure 34. PENIRQ Timing Diagram Rev. E | Page 18 of 28 1 13 16 02164-034 1 DCLK EXTERNAL PULL-UP AD7873 CONTROL REGISTER The control word provided to the ADC via the DIN pin is shown in Table 7. This provides the conversion start, channel addressing, ADC conversion resolution, configuration, and power-down of the AD7873. Table 7 provides detailed information on the order and description of these control bits within the control word. Initiate START The first bit, the S bit, must always be set to 1 to initiate the start of the control word. The AD7873 ignores any inputs on the DIN line until the start bit is detected. Channel Addressing The next three bits in the control register, A2, A1, and A0, select the active input channel(s) of the input multiplexer (see Table 6 and Figure 26), touch screen drivers, and the reference inputs. Mode The MODE bit sets the resolution of the analog-to-digital converter. With a 0 in this bit, the following conversion has 12 bits of resolution. With a 1 in this bit, the following conversion has eight bits of resolution. screen. In single-ended mode, the reference voltage to the converter is always the difference between the VREF and GND pins. See Table 6 and Figure 26 through Figure 29 for further information. If X-position, Y-position, and pressure touch are measured in single-ended mode, an external reference voltage or +VCC is required for maximum dynamic range. The internal reference can be used for these single-ended measurements; however, a loss in dynamic range is incurred. If an external reference is used, the AD7873 should also be powered from the external reference. Because the supply current required by the device is so low, a precision reference can be used as the supply source to the AD7873. It might also be necessary to power the touch screen from the reference, which can require 5 mA to 10 mA. A REF19x voltage reference can source up to 30 mA, and, as such, could supply both the ADC and the touch screen. Care must be taken, however, to ensure that the input voltage applied to the ADC does not exceed the reference voltage and therefore the supply voltage. See the Absolute Maximum Ratings section. Note that the differential mode can only be used for X-position, Y-position, and pressure touch measurements. All other measurements require single-ended mode. SER/DFR The SER/DFR bit controls the reference mode, set to either single-ended or differential when a 1 or a 0 is written to this bit, respectively. The differential mode is also referred to as the ratiometric conversion mode. This mode is optimum for X-position, Y-position, and pressure-touch measurements. The reference is derived from the voltage at the switch drivers, which is almost the same as the voltage to the touch screen. In this case, a separate reference voltage is not needed because the reference voltage to the ADC is the voltage across the touch PD0 and PD1 The power management options are selected by programming the power management bits, PD0 and PD1, in the control register. Table 8 summarizes the options available and the internal reference voltage configurations. The internal reference can be turned on or off independent of the analog-to-digital converter, allowing power saving between conversions using the power management options. On power-up, PD0 defaults to 0, while PD1 defaults to 1. MSB LSB S A2 A1 A0 MODE SER/DFR PD1 PD0 Table 7. Control Register Bit Function Description Bit No. 7 Mnemonic S 6 to 4 A2 to A0 3 MODE 2 SER/DFR 1, 0 PD1, PD0 Comment Start Bit. The control word starts with the first high bit on DIN. A new control word can start every 15th DCLK cycle when in the 12-bit conversion mode or every 11th DCLK cycle when in 8-bit conversion mode. Channel Select Bits. These three address bits along with the SER/DFR bit control the setting of the multiplexer input, switches, and reference inputs, as detailed in Table 6. 12-Bit/8-Bit Conversion Select Bit. This bit controls the resolution of the following conversion. With a 0 in this bit, the conversion has 12-bit resolution or, with a 1 in this bit, 8-bit resolution. Single-Ended/Differential Reference Select Bit. Together with Bit A2 to Bit A0, this bit controls the setting of the multiplexer input, switches, and reference inputs as described in Table 6. Power Management Bits. These two bits decode the power-down mode of the AD7873 as shown in Table 8. Rev. E | Page 19 of 28 AD7873 Table 8. Power Management Options PENIRQ PD1 0 PD0 0 Enabled 0 1 Enabled 1 0 Enabled 1 1 Disabled Description This configuration results in immediate power-down of the on-chip reference as soon as PD1 is set to 0. The ADC powers down only between conversions. When PD0 is set to 0, the conversion is performed first and the ADC powers down upon completion of that conversion (or upon the rising edge of CS, if it occurs first). At the start of the next conversion, the ADC instantly powers up to full power. This means if the device is being used in the differential mode, or an external reference is used, there is no need for additional delays to ensure full operation and the very first conversion is valid. The Y- switch is on while in power-down. When the device is performing differential table conversions, the reference and reference buffer do not attempt to power up with Bit PD1 and Bit PD0 programmed in this way. This configuration results in switching the reference off immediately and the ADC on permanently. When the device is performing differential tablet conversions, the reference and reference buffer do not attempt to power up with Bit PD1 and Bit PD0 programmed in this way. This configuration results in switching the reference on and powering the ADC down between conversions. The ADC powers down only between conversions. When PD0 is set to 0, the conversion is performed first, and the ADC powers down upon completion of the conversion (or upon the rising edge of CS if it occurs first). At the start of the next conversion, the ADC instantly powers up to full power. There is no need for additional delays to ensure full operation as the reference remains permanently powered up. This configuration results in always keeping the device powered up. The reference and the ADC are on. POWER VS. THROUGHPUT RATE By using the power-down options on the AD7873 when not converting, the average power consumption of the device decreases at lower throughput rates. Figure 35 shows how, as the throughput rate is reduced while maintaining the DCLK frequency at 2 MHz, the device remains in its power-down state longer and the average current consumption over time drops accordingly. 1000 100 fDCLK = 2MHz 10 VCC = 2.7V TA = -40C TO +85C 1 0 20 40 60 80 100 THROUGHPUT (kSPS) 120 02164-035 SUPPLY CURRENT (A) fDCLK = 16 x fSAMPLE For example, if the AD7873 is operated in a 24-DCLK continuous sampling mode, with a throughput rate of 10 kSPS and a DCLK of 2 MHz, and the device is placed in the power-down mode between conversions, (PD0, PD1 = 0, 0), that is, the ADC shuts down between conversions but the reference remains powered down permanently, then the current consumption is calculated as follows. The current consumption during normal operation with a 2 MHz DCLK is 210 A (VCC = 2.7 V). Assuming an external reference is used, the power-up time of the ADC is instantaneous, so when the part is converting, it consumes 210 A. In this mode of operation, the part powers up on the fourth falling edge of DCLK after the start bit is recognized. It goes back into power-down at the end of conversion on the 20th falling edge of DCLK, meaning that the part consumes 210 A for 16 DCLK cycles only, 8 s during each conversion cycle. If the throughput rate is 10 kSPS, the cycle time is 100 s and the average power dissipated during each cycle is (8/100) x (210 A) = 16.8 A. Figure 35. Supply Current vs. Throughput (A) Rev. E | Page 20 of 28 AD7873 SERIAL INTERFACE updated) and the converter enters conversion mode. At this point, track-and-hold goes into hold mode, the input signal is sampled, and the BUSY output goes high (BUSY returns low on the next falling edge of DCLK). The internal switches can also turn off at this point if in single-ended mode, battery-monitor mode, or temperature measurement mode. Figure 36 shows the typical operation of the serial interface of the AD7873. The serial clock provides the conversion clock and also controls the transfer of information to and from the AD7873. One complete conversion can be achieved with 24 DCLK cycles. The CS signal initiates the data transfer and conversion process. The falling edge of CS takes the BUSY output and the serial bus out of three-state. The first eight DCLK cycles are used to write to the control register via the DIN pin. The control register is updated in stages as each bit is clocked in. Once the converter has enough information about the following conversion to set the input multiplexer and switches appropriately, the converter enters the acquisition mode and, if required, the internal switches are turned on. During acquisition mode, the reference input data is updated. After the three DCLK cycles of acquisition, the control word is complete (the power management bits are now The next 12 DCLK cycles are used to perform the conversion and to clock out the conversion result. If the conversion is ratiometric (SER/DFR low), the internal switches are on during the conversion. A 13th DCLK cycle is needed to allow the DSP/micro to clock in the LSB. Three more DCLK cycles clock out the three trailing zeros and complete the 24 DCLK transfer. The 24 DCLK cycles can be provided from a DSP or via three bursts of eight clock cycles from a microcontroller. CS tACQ DIN 1 S 8 A2 (START) BUSY DOUT THREE-STATE A1 1 8 1 8 SER/ A0 MODE DFR PD1 PD0 ACQUIRE IDLE CONVERSION THREE-STATE 11 10 9 8 7 6 IDLE 5 4 3 2 1 (MSB) X/Y SWITCHES1 (SER/DFR HIGH) OFF X/Y SWITCHES1, 2 (SER/DFR LOW) OFF 0 THREE-STATE THREE-STATE ZERO FILLED (LSB) OFF ON OFF ON NOTES 1Y DRIVERS ARE ON WHEN X+ IS SELECTED INPUT CHANNEL (A2 TO A0 = 001); X DRIVERS ARE ON WHEN Y+ IS SELECTED INPUT CHANNEL (A2 TO A0 = 101). WHEN PD1, PD0 = 00, 01 OR 10, Y- WILL TURN ON AT THE END OF THE CONVERSION. 2DRIVERS WILL REMAIN ON IF POWER-DOWN MODE IS 11 (NO POWER-DOWN) UNTIL SELECTED INPUT CHANNEL, REFERENCE MODE, OR POWER-DOWN MODE IS CHANGED, OR CS IS HIGH. Figure 36. Conversion Timing, 24 DCLKS per Conversion Cycle, 8-Bit Bus Interface. No DCLK delay required with dedicated serial port. CS t4 t1 t6 t9 t6 t10 t5 DCLK t7 t8 PD0 t2 t11 BUSY t12 t3 DOUT DB11 DB10 Figure 37. Detail Timing Diagram Rev. E | Page 21 of 28 02164-037 DIN 02164-036 DCLK AD7873 using 12 DCLKs to perform the conversion and 3 DCLKs to acquire the analog input. This effectively increases the throughput rate of the AD7873 beyond that used for the specifications that are tested using 16 DCLKs per cycle, and DCLK = 2 MHz. 16 Clocks per Cycle The control bits for the next conversion can be overlapped with the current conversion to allow for a conversion every 16 DCLK cycles, as shown in Figure 38. This timing diagram also allows the possibility of communication with other serial peripherals between each byte (eight DCLKs) transfer between the processor and the converter. However, the conversion must complete within a short enough time frame to avoid capacitive droop effects that could distort the conversion result. It should also be noted that the AD7873 is fully powered while other serial communications are taking place between byte transfers. 8-Bit Conversion The AD7873 can be set up to operate in an 8-bit mode rather than a 12-bit mode by setting the MODE bit in the control register to 1. This mode allows a faster throughput rate to be achieved, assuming 8-bit resolution is sufficient. When using 8-bit mode, a conversion is complete four clock cycles earlier than in 12-bit mode. This can be used with serial interfaces that provide 12 clock transfers, or two conversions can be completed with three 8-clock transfers. The throughput rate increases by 25% as a result of the shorter conversion cycle, but the conversion itself can occur at a faster clock rate because the internal settling time of the AD7873 is not as critical, because settling to eight bits is all that is required. The clock rate can be as much as 50% faster. The faster clock rate and fewer clock cycles combine to provide double the conversion rate. 15 Clocks per Cycle Figure 39 shows the fastest way to clock the AD7873. This scheme does not work with most microcontrollers or DSPs because they are not capable of generating a 15 clock cycle per serial transfer. However, some DSPs allow the number of clocks per cycle to be programmed. This method can also be used with FPGAs (field programmable gate arrays) or ASICs (application specific integrated circuits). As in the 16 clocks per cycle case, the control bits for the next conversion are overlapped with the current conversion to allow a conversion every 15 DCLK cycles CS 1 DCLK 8 1 8 1 S DIN 8 1 S CONTROL BITS CONTROL BITS 11 DOUT 10 9 8 7 6 5 4 3 2 1 0 11 10 02164-038 BUSY 9 Figure 38. Conversion Timing, 16 DCLKs per Cycle, 8-Bit Bus Interface. No DCLK delay required with dedicated serial port. CS 1 DCLK DIN S 15 A2 A1 A0 MODE SER/ PD1 PD0 DFR 1 15 S A2 A1 5 4 3 SER/ A0 MODE DFR PD1 PD0 1 S A2 5 4 DOUT 11 10 9 8 7 6 2 1 0 Figure 39. Conversion Timing, 15 DCLKs per Cycle, Maximum Throughput Rate Rev. E | Page 22 of 28 11 10 9 8 7 6 02164-039 BUSY AD7873 GROUNDING AND LAYOUT For information on grounding and layout considerations for the AD7873, refer to Application Note AN-577, Layout and Grounding Recommendations for Touch Screen Digitizers. should be a clearance of at least 0.25 mm between the thermal pad and the inner edges of the pad pattern. This ensures that shorting is avoided. PCB DESIGN GUIDELINES FOR CHIP SCALE PACKAGE Thermal vias can be used on the printed circuit board thermal pad to improve thermal performance of the package. If vias are used, they should be incorporated in the thermal pad at 1.2 mm pitch grid. The via diameter should be between 0.3 mm and 0.33 mm and the via barrel should be plated with 1 oz. copper to plug the via. The lands on the chip scale package (CP-32) are rectangular. The printed circuit board pad for these should be 0.1 mm longer than the package land length and 0.05 mm wider than the package land width. The land should be centered on the pad. This ensures that the solder joint size is maximized. The bottom of the chip scale package has a central thermal pad. The thermal pad on the printed circuit board should be at least as large as this exposed pad. On the printed circuit board, there The user should connect the printed circuit board thermal pad to GND. Rev. E | Page 23 of 28 AD7873 OUTLINE DIMENSIONS 5.10 5.00 4.90 0.197 0.193 0.189 16 9 16 0.158 0.154 0.150 1 8 9 4.50 4.40 4.30 0.244 0.236 0.228 6.40 BSC 1 8 PIN 1 PIN 1 0.069 0.053 0.065 0.049 0.010 0.025 0.004 BSC COPLANARITY 0.004 0.012 0.008 SEATING PLANE 1.20 MAX 0.15 0.05 8 0 0.010 0.006 0.30 0.19 0.65 BSC 0.050 0.016 COPLANARITY 0.10 0.20 0.09 SEATING PLANE 8 0 COMPLIANT TO JEDEC STANDARDS MO-153-AB COMPLIANT TO JEDEC STANDARDS MO-137-AB Figure 40. 16-Lead Shrink Small Outline Package [QSOP] (RQ-16) Dimensions shown in inches Figure 41. 16-Lead Thin Shrink Small Outline Package [TSSOP] (RU-16) Dimensions shown in millimeters 4.00 BSC SQ PIN 1 INDICATOR 0.65 BSC TOP VIEW 12 MAX 3.75 BSC SQ 0.75 0.60 0.50 (BOTTOM VIEW) 13 12 16 PIN 1 INDICATOR 1 2.25 2.10 SQ 1.95 EXPOSED PAD 9 8 5 4 0.25 MIN 1.95 BSC 0.80 MAX 0.65 TYP 0.05 MAX 0.02 NOM SEATING PLANE 0.35 0.30 0.25 0.20 REF COPLANARITY 0.08 COMPLIANT TO JEDEC STANDARDS MO-220-VGGC Figure 42. 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ] 4 mm x 4 mm Body, Very Thin Quad (CP-16-4) Dimensions shown in millimeters Rev. E | Page 24 of 28 010606-0 1.00 0.85 0.80 0.60 MAX 0.60 MAX 0.75 0.60 0.45 AD7873 ORDERING GUIDE Model AD7873ARQ AD7873ARQ-REEL AD7873ARQ-REEL7 AD7873ARQZ 3 AD7873ARQZ-REEL3 AD7873ARQZ-REEL73 AD7873BRQ AD7873BRQ-REEL AD7873BRQ-REEL7 AD7873BRQZ 3 AD7873BRQZ-REEL3 AD7873BRQZ-REEL73 AD7873ARU AD7873ARU-REEL AD7873ARU-REEL7 AD7873ARUZ3 AD7873ARUZ-REEL3 AD7873ARUZ-REEL73 AD7873ACP AD7873ACP-REEL AD7873ACP-REEL7 AD7873ACPZ3 AD7873ACPZ-REEL3 AD7873ACPZ-REEL73 AD7873BCP AD7873BCP-REEL AD7873BCP-REEL7 AD7873BCPZ3 AD7873BCPZ-REEL73 EVAL-AD7873CB 4 EVAL-CONTROL BRD2 5 Temperature Range -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C Package Description 16-Lead QSOP 16-Lead QSOP 16-Lead QSOP 16-Lead QSOP 16-Lead QSOP 16-Lead QSOP 16-Lead QSOP 16-Lead QSOP 16-Lead QSOP 16-Lead QSOP 16-Lead QSOP 16-Lead QSOP 16-Lead TSSOP 16-Lead TSSOP 16-Lead TSSOP 16-Lead TSSOP 16-Lead TSSOP 16-Lead TSSOP 16-Lead LFCSP_VQ 16-Lead LFCSP_VQ 16-Lead LFCSP_VQ 16-Lead LFCSP_VQ 16-Lead LFCSP_VQ 16-Lead LFCSP_VQ 16-Lead LFCSP_VQ 16-Lead LFCSP_VQ 16-Lead LFCSP_VQ 16-Lead LFCSP_VQ 16-Lead LFCSP_VQ Evaluation Board Controller Board 1 Linearity Error (LSB) 1 2 2 2 2 2 2 1 1 1 1 1 1 2 2 2 2 2 2 2 2 2 2 2 2 1 1 1 1 1 Package Option 2 RQ-16 RQ-16 RQ-16 RQ-16 RQ-16 RQ-16 RQ-16 RQ-16 RQ-16 RQ-16 RQ-16 RQ-16 RU-16 RU-16 RU-16 RU-16 RU-16 RU-16 CP-16-4 CP-16-4 CP-16-4 CP-16-4 CP-16-4 CP-16-4 CP-16-4 CP-16-4 CP-16-4 CP-16-4 CP-16-4 Linearity error here refers to integral linearity error. RQ = QSOP = 0.15" quarter size outline package; RU = TSSOP, CP = LFCSP. 3 Z = Pb-free part. 4 This can be used as a standalone evaluation board or in conjunction with the evaluation board controller for evaluation/demonstration purposes. 5 This evaluation board controller is a complete unit allowing a PC to control and communicate with all Analog Devices evaluation boards ending in CB designators. 2 Rev. E | Page 25 of 28 AD7873 NOTES Rev. E | Page 26 of 28 AD7873 NOTES Rev. E | Page 27 of 28 AD7873 NOTES (c)2006 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. C02164-0-9/06(E) T T Rev. E | Page 28 of 28