Data Sheet January 2000 1345-Type Receiver with Clock Recovery and Data Retiming Applications Operating at 1.3 m or 1.55 m wavelengths and at 155 Mbits/s or 622 Mbits/s, the versatile 1345-Type Receiver is manufactured in a 20-pin, plastic DIP with a multimode fiber pigtail. Features Backward compatible with 1330 family Space-saving, self-contained, 20-pin plastic DIP Silicon based ICs Single 5 V power supply operation including photocurrent monitor capability Exceeds all SONET (GR-253-CORE) and ITU-T G.958 jitter requirements Clocked decision circuit Regenerated differential clock signal Wide dynamic range Qualified to meet the intent of Telcordia Technologies TM reliability practices Operates at data rates of 155 Mbits/s or 622 Mbits/s Positive ECL (PECL) data outputs CMOS (TTL) link-status flag output Operation at 1.3 m or 1.55 m wavelengths Operating temperature range of -40 C to +85 C Telecommunications: -- Inter- and intraoffice SONET/ITU-T SDH -- Subscriber loop -- Metropolitan area networks High-speed data communications Description The 1345-Type fiber-optic receiver is designed for use in transmission systems or medium- to highspeed data communication applications. Used in intermediate- and long-reach applications, the receiver operates at the SONET OC-3 or OC-12 data rate as well as the ITU-T synchronous digital hierarchy (SDH) rate of STM-1 or STM-4, depending on the receiver model chosen. The receiver meets all present Telcordia Technologies GR-253-CORE requirements, the current ANSI T1X1.5 intraoffice specifications, and the ITU-T G.957 and G.958 recommendations. Compact packaging, a high level of integration, and a wide dynamic range make these receivers ideal for data communications. Manufactured in a 20-pin DIP, the receiver consists of a planar InGaAs PIN photodetector, a silicon preamplifier, a silicon bipolar limiting amplifier that converts the small signal to ECL levels, a timing recovery unit to recover the clock, and a silicon bipolar decision circuit. 1345-Type Receiver with Clock Recovery and Data Retiming Data Sheet January 2000 Description (continued) Flag Output The receiver converts optical signals in the range of 1.1 m to 1.6 m into retimed clock and data signals. The clock and data outputs are raised-ECL (PECL) logic levels. A CMOS-level flag output indicates when there is a loss of optical signal. When the optical input falls below the link status flag switching threshold, the link status flag is deactivated and its output logic level changes from a CMOS logic HIGH to a CMOS logic LOW. The receiver requires a 5 V power supply for the amplifier, logic, and PLL CRC circuits. The operating case temperature range is -40 C to +85 C. Pin 10 Pin 10 on the 1345-Type receiver is not an internally connected (NIC) pin. This definition allows the 1345 to be used in most customer 20-pin receiver module applications. Customer's printed-wiring boards that are designed with ground, +5 V, -5 V, or no connection to this pin are all acceptable options. For those applications that require monitoring the photocurrent of the PIN photodetector for power monitoring purposes, there are versions of the 1345 that require +5 V or -5 V applied to Pin 10. Check Tables 3 and 4 for ordering information. OPTIONAL VPIN 5V Squelched Data and Clock Outputs In some versions of the 1345 receiver (see Table 4), when the link status flag is deactivated, the data and clock outputs are squelched (stop outputting a signal). When this occurs, the DATA, DATA, CLOCK, and CLOCK outputs switch to a constant dc output voltage level of 1.3 V. Nonsquelched Data and Clock Outputs Agere Systems also manufactures nonsquelching versions of the 1345 receiver for those applications that require the data and clock outputs to continue to function after the link status flag is deactivated. In those versions of the receiver, when the link status flag is deactivated, a signal will continue to appear at the DATA, DATA, CLOCK, and CLOCK outputs. See Table 4 for nonsquelching codes. FLAG FLAG DATA DATA FILTER InGaAs PIN Si PREAMPLIFIER SILICON BIPOLAR LIMITING AMPLIFIER SILICON BIPOLAR DECISION CIRCUIT PLL TIMING RECOVERY UNIT CLOCK CLOCK 1-724(C) Figure 1. Block Diagram 2 Agere Systems Inc. Data Sheet January 2000 1345-Type Receiver with Clock Recovery and Data Retiming Absolute Maximum Ratings Stresses in excess of the absolute maximum ratings can cause permanent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess of those given in the operational sections of the data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect device reliability. Parameter Supply Voltage Operating Case Temperature Range Storage Case Temperature Range Lead Soldering Temperature/Time Operating Wavelength Range Minimum Fiber Bend Radius Symbol Min Max Unit VCC TC Tstg -- -- 0 -40 -40 -- 1.1 1.0 (25.4) 5.5 85 85 250/10 1.6 -- V C C C/s m in. (mm) Pin Information Pin Name Electrostatic Discharge Pin Name 1 Ground 20 No User Connection* 2 Ground 19 No User Connection* 3 Ground 18 No User Connection* 4 CLOCK 17 No User Connection* 5 CLOCK 16 Ground 6 Ground 15 Ground 7 DATA 14 FLAG 8 Ground 13 Ground 9 DATA 12 FLAG 10 No Internal Connection or Optional VPIN 11 VCC * Pins designated as no user connection are not connected internally. However, to allow for future functional upgrades, it is recommended that the user not make any connections to these pins. The link status flag is a logic flag that indicates the presence or absence of a minimum acceptable level of optical input. A logic high on the FLAG output indicates the presence of a valid optical signal. Mounting and Connections The pigtail consists of a 39 in. 4 in. (1 m 10 cm), 62.5 m core/125 m cladding multimode fiber. The standard fiber has a 0.036 in. (914 m) diameter tightbuffered outer-jacket. The minimum fiber bending radius during operation is 1.0 in. (25.4 mm). Agere Systems Inc. CAUTION: This device is susceptible to damage as a result of electrostatic discharge (ESD). Take proper precautions during both handling and testing. Follow guidelines such as EIA (R) Standard EIA-625. Although protection circuitry is designed into the device, take proper precautions to avoid exposure to ESD. Agere Systems Inc. employs a human-body model (HBM) for ESD susceptibility testing and protectiondesign evaluation. ESD voltage thresholds are dependent on the critical parameters used to define the model. A standard HBM (resistance = 1.5 k capacitance = 100 pF) is widely used and, therefore, can be used for comparison purposes. The HBM ESD threshold established for the 1345 receiver is 1000 V. Receiver Processing The 1345-Type receiver devices can withstand normal wave-soldering processes. The complete receiver module is not hermetically sealed; therefore, it should not be immersed in or sprayed with any cleaning solution or solvents. The process cap and fiber pigtail jacket can deform at temperatures greater than 85 C. The receiver pins can be wave-soldered at maximum temperature of 250 C for 10 seconds. 3 1345-Type Receiver with Clock Recovery and Data Retiming Data Sheet January 2000 Application Information Data and Flag Outputs The 1345 receiver is a highly sensitive fiber-optic receiver. Although the data outputs are digital logic levels (PECL), the device should be thought of as an analog component. When laying out the printed-wiring board (PWB), the 1345 receiver should be given the same type of consideration one would give to a sensitive analog component. The data and clock outputs of the 1345 receiver are driven by open-emitter NPN transistors which have an output impedance of approximately 7 . Each output can provide approximately 50 mA maximum output current. Due to the high switching speeds of ECL outputs, transmission line design must be used to interconnect components. To ensure optimum signal fidelity, both data outputs (DATA and DATA) and clock outputs (CLOCK and CLOCK) should be terminated identically. The signal lines connecting the data and clock outputs to the next device should be equal in length and should have matched impedances. At a minimum, a double-sided printed-wiring board with a large component-side ground plane beneath the receiver must be used. In applications that include many other high-speed devices, a multilayer PWB is highly recommended. This permits the placement of power and ground connections on separate layers, which helps minimize the coupling of unwanted signal noise into the power supplies of the receiver. Layout Considerations A fiber-optic receiver employs a very high-gain, widebandwidth transimpedance amplifier. The amplifier detects and amplifies signals that are only tens of nA in amplitude. Any unwanted signal currents that couple into the receiver circuitry cause a decrease in the receiver's sensitivity and can also degrade the performance of the receiver's loss of signal (FLAG) circuit. To minimize the coupling of unwanted noise into the receiver, route high-level, high-speed signals such as transmitter inputs and clock lines as far away as possible from the receiver pins. If this is not possible, then the PWB layout engineer should consider interleaving the receiver signal and flag traces with ground traces in order to provide the required isolation. Noise that couples into the receiver through the power supply pins can also degrade device performance. The application schematics, Figures 2--3, show recommended power supply filtering that helps minimize noise coupling into the receiver. The bypass capacitors should be high-quality ceramic devices rated for RF applications. They should be surface-mount components placed as close as possible to the receiver power supply pins. The ferrite bead should have as high an impedance as possible in the frequency range that is most likely to cause problems. This will vary for each application and is dependent on the signaling frequencies present on the application circuit card. Surfacemount, high-impedance beads are available from several manufacturers. 4 Controlled impedance stripline or microstrip construction must be used in order not to degrade the quality of the signal into the next component and to minimize reflections back into the receiver. Excessive ringing due to reflections caused by improperly terminated signal lines makes it difficult for the component receiving these signals to decipher the proper logic levels and may cause transitions to occur where none were intended. Also, by minimizing high frequency ringing due to reflections caused by improperly designed and terminated signal lines, possible EMI problems can be avoided. The applications sections in the SigneticsTM ECL 10K/100K Data Manual or the National Semiconductor (R) ECL Logic Databook and Design Guide provide excellent design information on ECL interfacing. The FLAG and FLAG outputs of the OC-3/STM-1 155 Mbits/s receiver and the OC-12/STM-4 622 Mbits/s receiver are 5 V TTL logic-level compatible. The FLAG output is provided directly by the comparator IC. However, the FLAG output is derived from the FLAG output through an inverter. Excessive loading of the FLAG output can cause the FLAG output to malfunction. Recommended User Interface The 1345 receiver is designed to be operated from a 5 V power supply and provides raised or pseudo-ECL (PECL) data outputs. Figures 2 and 3 show two possible application circuits for the 1345 receiver. Figure 2 represents an application for a PECL compatible interface while Figure 3 shows a possible application for an ac-coupled, ECL-compatible interface. In both instances, the DATA outputs are terminated with a Thevenin equivalent circuit, which provides the equivalent of a 50 load terminated to (VCC - 2 V). A single 50 resistor terminated to (VCC - 2 V) could also be used, but this requires a second power supply. Other methods of terminating ECL-type outputs are discussed in the references previously mentioned. Agere Systems Inc. Data Sheet January 2000 1345-Type Receiver with Clock Recovery and Data Retiming Recommended User Interface (continued) 1 H 0.1 F 5.0 V 2.2 F FLAG FLAG 12 11 14 9 82 DATA* 7 1345 ALR TOP VIEW 10 82 DATA* 82 82 124 124 4 CLOCK* 5 VPIN 2.2 F CLOCK* 124 124 OPTICAL FIBER * DATA, DATA, CLOCK, and CLOCK are 50 transmission lines that can be ac- or dc-coupled. 1-725(C).b Figure 2. PECL-Compatible (5 V) Interface 1 H 5.0 V 11 FLAG FLAG 12 2.2 F 0.1 F 0.1 F 9 DATA 14 0.1 F 7 1345 DATA 300 300 0.1 F 4 CLOCK 0.1 F 5 OPTICAL FIBER 2.2 F CLOCK 300 300 1-870(C).d Figure 3. ac-Coupled ECL-Compatible Interface Agere Systems Inc. 5 1345-Type Receiver with Clock Recovery and Data Retiming Data Sheet January 2000 Installation Considerations Although the receiver has been designed with ruggedness in mind, care should be used during handling. The optical connector should be kept free from dust, and the process cap should be kept in place as a dust cover when the device is not connected to a cable. If contamination is present on the optical connector, the use of canned air with an extension tube should remove any debris. Other cleaning procedures are identified in the Cleaning Fiber-Optic Assemblies Technical Note (TN95-010LWP). Characteristics Minimum and maximum values specified over operating case temperature range and end-of-life (EOL). Typical values are measured at beginning-of-life (BOL) room temperature unless otherwise noted. Table 1. Electrical Characteristics Parameter Symbol Min Typ Max Unit dc Power Supply Voltages VCC 4.75 5.0 5.25 V PIN Photodetector Supply Voltage (Pin 10)1 VPIN VPIN 4.75 -5.25 5.0 -5.0 5.25 -4.75 V V dc Power Supply Currents:2 OC-3/STM-1 Version OC-12/STM-4 Version ICC ICC -- -- 110 150 150 200 mA mA Output Data/Clock Voltage:3, 4 Low High VOL VOH VCC - 1.95 VCC - 1.03 -- VCC - 1.63 VCC - 0.88 V V Output Data/Clock Rise and Fall Time: OC-3/STM-1 Version OC-12/STM-4 Version tR/tF tR/tF 1100 320 1300 360 1700 500 ps ps Output Flag Voltage: Low High VFL VFH 0 VCC - 0.5 -- -- 0.6 VCC V V Clock/Data Alignment:5 OC-3/STM-1 Version OC-12/STM-4 Version TCDA TCDA -800 -300 -- -- 800 300 ps ps dc 45 -- 55 % JC JC -- -- 0.003 0.005 0.008 0.01 UI UI JP 0.04 0.05 0.1 dB Clock Duty Cycle Output Clock Random Jitter: OC-3/STM-1 Version OC-12/STM-4 Version Output Clock Jitter Peaking Jitter Tolerance Jitter Transfer 6 Telcordia Technologies GR-253-CORE and ITU-T G.958 Compliant Telcordia Technologies GR-253-CORE and ITU-T G.958 Compliant 1. Customers have the option for either a +5 V or -5 V supply. 2. Includes approximately 50 mA of DATA and CLOCK output termination current. 3. Measured with 50 load terminated to (VCC - 2.00) V. 4. DATA and CLOCK outputs are 10K ECL compatible. 5. Measured as shown in Figure 4. 6. Measured with an input data pseudorandom word 223 - 1. 6 Agere Systems Inc. Data Sheet January 2000 1345-Type Receiver with Clock Recovery and Data Retiming Characteristics (continued) Table 2. Optical Characteristics Parameter Symbol Data Rates Mbits/s Min Typ Max* Unit Measured Average Sensitivity:*, OC-3 OC-12 Maximum Input Power PRL PRL PMAX OC-3/STM-1 OC-12/STM-4 OC-3/STM-1 OC-12/STM-4 -- -- 0 -6 38 -32.5 2 -4 -36 -30 -- -- dBm dBm dBm dBm Link Status Flag Threshold: Decreasing Light Input LSTD OC-3/STM-1 OC-12/STM-4 OC-3/STM-1 OC-12/STM-4 155/622 155/622 155/622 -50 -50 -50 -50 0.5 3 0.7 -41 -38.8 -38 -35 3 -- 0.8 -37.5 -32.5 -37.0 -32.0 6 100 1.2 dBm dBm dBm dBm dB s A/W Decreasing Light Input Flag Hysteresis Flag Response Time Detector Responsivity LSTI HYS tFLAG R * For a 1 x 10-10 BER. Measured with a 223 - 1 pseudorandom word optical input having a 50% average duty cycle. Whenever the flag output is deasserted (logic low), the DATA and CLOCK outputs are silenced. See the Flag Output section on page 2 for the DATA and CLOCK output signal levels. Power supply noise in excess of 50 mVp-p may degrade the performance of the receiver. See User Interface section for recommended power supply filtering. DATAOUT 50% CLOCKOUT 50% TCDA 1-725(C) Figure 4. Clock/Data Alignment Agere Systems Inc. 7 1345-Type Receiver with Clock Recovery and Data Retiming Data Sheet January 2000 PWB Layout Guidelines Follow high-speed ECL design rules. All high-speed output lines must be controlled-impedance lines, and the termination impedance must match the line impedance. Controlled-impedance interruptions should be avoided (i.e., 90 bends, etc.) and paired lines (i.e., DATA and DATA) should be of equal length. Each output line should be terminated at the end of the line and must have a bypass capacitor on the voltage side of the resistor for each termination. Data and clock output lines should be as short and as straight as possible and isolated from noise sources (and each other) to prevent noise from feeding back into the receiver. Noise that couples into the receiver through the power supply pins can degrade device performance. See Figure 2 for an example of power supply filtering for the receiver 5 V power supply pins. Use a multilayer board so that the ground plane surrounds the areas occupied by the receiver and directly underneath it. Directly attach all pins listed as ground pins to the ground plane with no additional lead length. All unused outputs must be terminated as shown. All resistors are 1/8 W, thin-film, ceramic chips. All capacitors are 25 Vdc, ceramic X7R or equivalent. Qualification and Reliability To help ensure high product reliability and customer satisfaction, Agere Systems is committed to an intensive quality program that starts in the design phase and proceeds through the manufacturing process. Optoelectronics modules are qualified to Agere Systems internal standards using MIL-STD-883 test methods and procedures and using sampling techniques consistent with Telcordia Technologies requirements. The 1345 series of receivers have undergone an extensive and rigorous set of qualification tests. This qualification program fully meets the intent of Telcordia Technologies reliability practices TR-NWT-000468 and TA-NWT-000983. In addition, the design, development, and manufacturing facility of the Optoelectronics unit at Agere Systems is certified to be in full compliance with the latest ISO (R)-9001 Quality System Standards. 8 Agere Systems Inc. Data Sheet January 2000 1345-Type Receiver with Clock Recovery and Data Retiming Outline Drawings Dimensions are in inches and (millimeters). Unless noted otherwise, tolerances are 0.005 in. (0.127 mm). 1.339 (34.01) 0.968 (24.58) PIN 1 INDICATOR 0.147 (3.73) 0.635 (16.14) TOP VIEW 0.350 (8.89) 0.125 (3.17) 0.110 (2.80) 0.100 (2.54) 0.018 (0.46) 0.900 (22.86) PIN 11 PIN 20 0.400 (10.16) PIN 10 PIN 1 1-988(C) Agere Systems Inc. 9 1345-Type Receiver with Clock Recovery and Data Retiming Data Sheet January 2000 Ordering Information Table 3. OC-3/STM-1 Receiver Versions Device Code Pin 10 Requirements 1345FMPC 1345CMPC 1345TMPC 1345FMPD* 1345CMPD* 1345TMPD* 1345FAPC 1345CAPC 1345TAPC 1345FAPD* 1345CAPD* 1345TAPD* No Internal Connections Requires +5 V or -5 V Connector Comcode FC-PC SC ST (R) FC-PC SC ST FC-PC SC ST FC-PC SC ST 108339979 108354473 108572421 108354515 108354481 108572439 108468687 108359175 108572249 108572322 108572280 108572389 * These versions have nonsquelching data and clock outputs. See Nonsquelched Data and Clock Outputs section on page 2. Table 4. OC-12/STM-4 Receiver Versions Device Code 1345FNPC 1345CNPC 1345TNPC 1345FNPD* 1345CNPD* 1345TNPD* 1345FBPC 1345CBPC 1345TBPC 1345FBPD* 1345CBPD* 1345TBPD* Pin 10 Requirements No Internal Connections Requires +5 V or -5 V Connector Comcode FC-PC SC ST FC-PC SC ST FC-PC SC ST FC-PC SC ST 108155722 107354499 108572447 108354523 108354507 108572454 108572355 108572298 108572397 108573965 108572306 108572413 * These versions have nonsquelching data and clock outputs. See Nonsquelched Data and Clock Outputs section on page 2. Table 5. Related Products Description 1241/1243/1245-Type Receivers for SONET/SDH Applications 1340-Type Receiver with Clock Recovery and Data Retiming 10 Document Number DS99-073LWP DS00-098LWP Agere Systems Inc. Data Sheet January 2000 1345-Type Receiver with Clock Recovery and Data Retiming Notes Agere Systems Inc. 11 1345-Type Receiver with Clock Recovery and Data Retiming Data Sheet January 2000 Telcordia Technologies is a trademark of Telcordia Technologies Inc. EIA is a registered trademark of Electronic Industries Association. Signetics is a registered trademark of Signetics Corp. National Semiconductor is a registered trademark of National Semiconductor Corporation. ISO is a registered trademark of The International Organization for Standardization. For additional information, contact your Agere Systems Account Manager or the following: http://www.agere.com INTERNET: docmaster@agere.com E-MAIL: N. AMERICA: Agere Systems Inc., 555 Union Boulevard, Room 30L-15P-BA, Allentown, PA 18109-3286 1-800-372-2447, FAX 610-712-4106 (In CANADA: 1-800-553-2448, FAX 610-712-4106) ASIA: Agere Systems Hong Kong Ltd., Suites 3201 & 3210-12, 32/F, Tower 2, The Gateway, Harbour City, Kowloon Tel. (852) 3129-2000, FAX (852) 3129-2020 CHINA: (86) 21-5047-1212 (Shanghai), (86) 10-6522-5566 (Beijing), (86) 755-695-7224 (Shenzhen) JAPAN: (81) 3-5421-1600 (Tokyo), KOREA: (82) 2-767-1850 (Seoul), SINGAPORE: (65) 778-8833, TAIWAN: (886) 2-2725-5858 (Taipei) Tel. (44) 7000 624624, FAX (44) 1344 488 045 EUROPE: Agere Systems Inc. reserves the right to make changes to the product(s) or information contained herein without notice. No liability is assumed as a result of their use or application. ST is a registered trademark of Agere Systems Inc. Copyright (c) 2001 Agere Systems Inc. All Rights Reserved January 2000 DS00-099OPTO (Replaces DS99-071LWP)