Pentium(R) II Processor - Low Power Datasheet Product Features Available at 266 MHz and 333 MHz Supports the Intel architecture with dynamic execution Integrated primary 16-Kbyte instruction cache and 16-Kbyte write back data cache Integrated 256-Kbyte second-level cache BGA packaging technology -- Supports thin form factor designs -- Exposed die enables more efficient heat dissipation Fully compatible with previous Intel microprocessors -- Binary compatible with all applications -- Support for MMXTM technology Power Management Features -- Quick Start and Deep Sleep modes provide extremely low power dissipation Low-Power GTL+ processor system bus interface Integrated math co-processor Integrated thermal diode The Intel Pentium II Processor - Low Power introduces a higher level of performance for today's applied computing environment, including multimedia enhancements and improved Internet and communications capabilities. On top of its built-in power management capabilities, the Pentium II Processor - Low Power takes advantage of software designed for Intel's MMX technology to unleash enhanced color, smoother graphics and other multimedia and communications enhancements. . Order Number: 273268-001 September, 1999 Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The Pentium(R) II Processor - Low Power may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product o rder. Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800548-4725 or by visiting Intel's website at http://www.intel.com. Copyright (c) Intel Corporation, 1999 *Third-party brands and names are the property of their respective owners. Datasheet Pentium(R) II Processor - Low Power Contents 1.0 Introduction .................................................................................................................. 7 1.1 1.2 1.3 2.0 Pentium(R) II Processor - Low Power Features .............................................10 2.1 2.2 2.3 2.4 3.0 3.2 3.3 3.4 3.5 3.6 Processor System Signals ..................................................................................17 3.1.1 Power Sequencing Requirements..........................................................18 3.1.2 Test Access Port (TAP) Connection.......................................................18 3.1.3 Catastrophic Thermal Protection............................................................19 3.1.4 Unused Signals ......................................................................................19 3.1.5 Signal State in Low Power States ..........................................................19 3.1.5.1 System Bus Signals ..................................................................19 3.1.5.2 CMOS and Open-Drain Signals ................................................19 3.1.5.3 Other Signals.............................................................................19 Power Supply Requirements...............................................................................20 3.2.1 Decoupling Recommendations ..............................................................20 3.2.2 Voltage Planes .......................................................................................20 System Bus Clock and Processor Clocking ........................................................21 Maximum Ratings................................................................................................21 DC Specifications ................................................................................................22 AC Specifications ................................................................................................24 3.6.1 System Bus, Clock, APIC, TAP, CMOS and Open-Drain AC Specifications ...................................................................................24 System Signal Simulations ..................................................................................33 4.1 4.2 4.3 Datasheet New Features in the Pentium(R) II Processor - Low Power...................................10 2.1.1 Integrated L2 Cache...............................................................................10 2.1.2 Signal Differences from the Mini-Cartridge Processors .........................10 Power Management ............................................................................................11 2.2.1 Clock Control Architecture......................................................................11 2.2.2 Normal State ..........................................................................................12 2.2.3 Auto Halt State .......................................................................................12 2.2.4 Stop Grant State.....................................................................................13 2.2.5 Quick Start State ....................................................................................13 2.2.6 Halt/Grant Snoop State ..........................................................................14 2.2.7 Sleep State.............................................................................................14 2.2.8 Deep Sleep State ...................................................................................14 2.2.9 Operating System Implications of Quick Start and Sleep States ...........15 Low Power GTL+ ................................................................................................15 2.3.1 GTL+ Signals..........................................................................................16 Pentium(R) II Processor - Low Power CPUID........................................................16 Electrical Specifications ........................................................................................17 3.1 4.0 Overview ............................................................................................................... 8 Terminology........................................................................................................... 8 References ............................................................................................................ 9 System Bus Clock (BCLK) Signal Quality Specifications ....................................33 Low Power GTL+ Signal Quality Specifications ..................................................34 Non-Low Power GTL+ Signal Quality Specifications ..........................................35 3 Pentium(R) II Processor - Low Power 4.3.1 4.3.2 4.3.3 5.0 Mechanical Specifications ................................................................................... 37 5.1 5.2 6.0 7.2 Description .......................................................................................................... 51 7.1.1 Quick Start Enable ................................................................................. 51 7.1.2 System Bus Frequency .......................................................................... 51 7.1.3 APIC Disable .......................................................................................... 51 Clock Frequencies and Ratios ............................................................................ 51 Processor Interface ................................................................................................. 52 8.1 4 Thermal Diode..................................................................................................... 49 Case Temperature .............................................................................................. 50 Processor Initialization and Configuration.................................................... 51 7.1 8.0 Dimensions ......................................................................................................... 37 Signal Listings ..................................................................................................... 39 Thermal Specifications .......................................................................................... 48 6.1 6.2 7.0 Overshoot and Undershoot Guidelines .................................................. 35 Ringback Specification........................................................................... 36 Settling Limit Guideline .......................................................................... 36 Alphabetical Signal Reference ............................................................................ 52 8.1.1 A[35:3]# (I/O - Low Power GTL+)........................................................... 52 8.1.2 A20M# (I - 2.5V Tolerant)....................................................................... 52 8.1.3 ADS# (I/O - Low Power GTL+)............................................................... 52 8.1.4 AERR# (I/O - Low Power GTL+) ............................................................ 52 8.1.5 AP[1:0]# (I/O - Low Power GTL+) .......................................................... 53 8.1.6 BCLK (I - 2.5V Tolerant)......................................................................... 53 8.1.7 BERR# (I/O - Low Power GTL+) ............................................................ 53 8.1.8 BINIT# (I/O - Low Power GTL+)............................................................. 53 8.1.9 BNR# (I/O - Low Power GTL+) .............................................................. 53 8.1.10 BP[3:2]# (I/O - Low Power GTL+) .......................................................... 54 8.1.11 BPM[1:0]# (I/O - Low Power GTL+) ....................................................... 54 8.1.12 BPRI# (I - Low Power GTL+) ................................................................. 54 8.1.13 BREQ0# (I/O - Low Power GTL+).......................................................... 54 8.1.14 BSEL (I - 2.5 V Tolerant) ........................................................................ 54 8.1.15 D[63:0]# (I/O - Low Power GTL+) .......................................................... 54 8.1.16 DBSY# (I/O - Low Power GTL+) ............................................................ 55 8.1.17 DEFER# (I - Low Power GTL+).............................................................. 55 8.1.18 DEP[7:0]# (I/O - Low Power GTL+)........................................................ 55 8.1.19 DRDY# (I/O - Low Power GTL+)............................................................ 55 8.1.20 EDGCTRLN (Analog) ............................................................................. 55 8.1.21 FERR# (O - 2.5 V Tolerant Open-drain)................................................. 55 8.1.22 FLUSH# (I - 2.5 V Tolerant) ................................................................... 55 8.1.23 HIT# (I/O - Low Power GTL+), HITM# (I/O - Low Power GTL+) ............ 56 8.1.24 IERR# (O - 2.5 V Tolerant Open-drain).................................................. 56 8.1.25 IGNNE# (I - 2.5 V Tolerant).................................................................... 56 8.1.26 INIT# (I - 2.5 V Tolerant) ........................................................................ 56 8.1.27 INTR (I - 2.5 V Tolerant)......................................................................... 56 8.1.28 LOCK# (I/O - Low Power GTL+) ............................................................ 57 8.1.29 NMI (I - 2.5 V Tolerant) .......................................................................... 57 8.1.30 PICCLK (I - 2.5 V Tolerant) .................................................................... 57 Datasheet Pentium(R) II Processor - Low Power 8.2 8.1.31 PICD[1:0] (I/O - 2.5 V Tolerant Open-drain) ...........................................57 8.1.32 PRDY# (O - Low Power GTL+) ..............................................................57 8.1.33 PREQ# (I - 2.5 V Tolerant) .....................................................................58 8.1.34 PWRGOOD (I - 2.5 V Tolerant) ..............................................................58 8.1.35 REQ[4:0]# (I/O - Low Power GTL+) .......................................................58 8.1.36 RESET# (I - Low Power GTL+) ..............................................................58 8.1.37 RP# (I/O - Low Power GTL+) .................................................................59 8.1.38 RS[2:0]# (I - Low Power GTL+) ..............................................................59 8.1.39 RSP# (I - Low Power GTL+)...................................................................59 8.1.40 SLP# (I - 2.5V Tolerant) .........................................................................59 8.1.41 SMI# (I - 2.5 V Tolerant).........................................................................60 8.1.42 STPCLK# (I - 2.5 V Tolerant) .................................................................60 8.1.43 TCK (I - 2.5 V Tolerant) ..........................................................................60 8.1.44 TDI (I - 2.5 V Tolerant) ...........................................................................60 8.1.45 TDO (O - 2.5 V Tolerant Open-drain).....................................................60 8.1.46 THERMDA, THERMDC (Analog) ...........................................................60 8.1.47 TMS (I - 2.5 V Tolerant)..........................................................................60 8.1.48 TRDY# (I - Low Power GTL+) ................................................................60 8.1.49 TRST# (I - 2.5 V Tolerant)......................................................................61 Signal Summaries ...............................................................................................61 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 Components of a Pentium(R) II Processor - Low Power-based System ................. 7 Clock Control States............................................................................................11 Ramp Rate Requirement.....................................................................................18 PLL LC Filter .......................................................................................................20 Generic Clock Waveform ....................................................................................28 Valid Delay Timings.............................................................................................28 Setup and Hold Timings ......................................................................................29 Cold/Warm Reset and Configuration Timings .....................................................29 Power-On Reset Timings ....................................................................................30 Test Timings (Boundary Scan)............................................................................30 Test Reset Timings .............................................................................................31 Quick Start/Deep Sleep Timing ...........................................................................31 Stop Grant/Sleep/Deep Sleep Timing .................................................................32 BCLK Generic Clock Waveform ..........................................................................33 Low to High, Low Power GTL+ Receiver Ringback Tolerance ...........................34 Non-GTL+ Overshoot/Undershoot and Ringback ...............................................35 Surface-Mount BGA1 Package-Top and Side View............................................38 Surface-Mount BGA1 Package-Bottom View......................................................38 Ball Map - Top View ............................................................................................39 Technique for Measuring Case Temperature......................................................50 PWRGOOD Relationship at Power-On ...............................................................58 Figures Datasheet 5 Pentium(R) II Processor - Low Power Tables 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 6 New Pentium(R) II Processor - Low Power Signals............................................... 10 Removed Mini-Cartridge Processor Signals ....................................................... 10 Clock State Characteristics ................................................................................. 13 Pentium(R) II Processor - Low Power CPUID ....................................................... 16 Pentium(R) II Processor - Low Power CPUID Cache and TLB Descriptors .......... 16 System Signal Groups ........................................................................................ 17 Recommended Resistors for Open Drain Signals .............................................. 18 LC Filter Specifications ....................................................................................... 20 Core Frequency to System Bus Ratio Configuration .......................................... 21 Pentium(R) II Processor - Low Power Absolute Maximum Ratings....................... 22 Pentium(R) II Processor - Low Power Specifications ............................................ 22 Low Power GTL+ Signal Group DC Specifications ............................................. 23 Low Power GTL+ Bus DC Specifications............................................................ 24 Clock, APIC, TAP, CMOS and Open-Drain Signal Group DC Specifications ..... 24 System Bus Clock AC Specifications1................................................................ 25 Valid Pentium(R) II Processor - Low Power Frequencies...................................... 25 Low Power GTL+ Signal Groups AC Specifications ........................................... 25 CMOS and Open-Drain Signal Groups AC Specifications .................................. 26 Reset Configuration AC Specifications ............................................................... 26 TAP Signal AC Specifications ............................................................................. 27 Quick Start/Deep Sleep AC Specifications ......................................................... 27 Stop Grant/Sleep/Deep Sleep AC Specifications................................................ 28 BCLK Signal Quality Specifications .................................................................... 33 Low Power GTL+ Signal Group Ringback Specification ..................................... 34 Signal Ringback Specifications for Non-GTL+ Signals ....................................... 36 Surface-Mount BGA1 Package Specifications.................................................... 37 Signal Listing in Order by Ball Number ............................................................... 40 Signal Listing in Order by Signal Name .............................................................. 44 Voltage and No-Connect Ball Locations ............................................................. 47 Pentium(R) II Processor - Low Power Specifications ............................................ 48 Thermal Diode Interface...................................................................................... 49 Thermal Diode Specifications ............................................................................. 49 Input Signals ....................................................................................................... 61 Output Signals..................................................................................................... 62 Input/Output Signals (Single Driver).................................................................... 62 Input/Output Signals (Multiple Driver) ................................................................. 62 Datasheet Pentium(R) II Processor - Low Power 1.0 Introduction The Pentium(R) II Processor - Low Power is offered at 333 MHz and 266 MHz, with a system bus speed of 66 MHz. The Pentium II Processor - Low Power has an integrated L2 cache and a 64-bit high performance system bus. The integrated L2 cache is designed to help improve performance; it complements the system bus by providing critical data faster and reducing total system power consumption. The Pentium II Processor - Low Power's 64-bit wide Low Power Gunning Transceiver Logic (GTL+) system bus is compatible with the 440BX AGPset and provides a glueless, point-to-point interface for an I/O bridge/memory controller. Figure 1 shows the components of a Pentium II Processor - Low Power-based system and how the components connect to the processor. Figure 1. Components of a Pentium(R) II Processor - Low Power-based System Thermal Sensor Pentium(R) II Processor TAP SMBus CMOS/Open Drain System Bus OR 443BX North Bridge DRAM PCI Bus PIIX4E South Bridge System Controller ISA/EIO Bus Datasheet 7 Pentium(R) II Processor - Low Power 1.1 Overview * Performance for Applied Computing applications -- Supports the Intel Architecture with Dynamic Execution -- Supports the Intel Architecture MMX technology -- Integrated Intel Floating-Point Unit compatible with the IEEE Std 754 * Integrated primary (L1) instruction and data caches -- 4-way set associative, 32-byte line size, one line per sector -- 16-Kbyte instruction cache and 16-Kbyte writeback data cache -- Cacheable range programmable by processor programmable registers * Integrated second level (L2) cache -- 4-way set-associative, 32-byte line size, one line per sector -- Operates at full core speed -- 256-Kbyte, ECC protected cache data array -- 4 Gbyte cacheable range * Low Power GTL+ system bus interface -- 64-bit data bus, 66-MHz operation -- Uni-processor, two loads only (processor and I/O bridge/memory controller) -- Short trace length and low capacitance allows for single-ended termination * Voltage reduction technology * Pentium II processor clock control -- Quick Start for low power, low exit latency clock "throttling" -- Deep Sleep mode for extremely low power dissipation * Thermal diode for measuring processor temperature 1.2 Terminology In this document a `#' symbol following a signal name indicates that the signal is active low. This means that when the signal is asserted (based on the name of the signal) it is in an electrical low state. Otherwise, signals are driven in an electrical high state when they are asserted. In state machine diagrams, a signal name in a condition indicates the condition of that signal being asserted. If the signal name is preceded by a `!' symbol, then it indicates the condition of that signal not being asserted. For example, the condition `!STPCLK# and HS' is equivalent to `the active low signal STPCLK# is unasserted (i.e., it is at 2.5 V) and the HS condition is true.' The symbols `L' and `H' refer respectively to electrical low and electrical high signal levels. The symbols `0' and `1' refer respectively to logical low and logical high signal levels. For example, BD[3:0] = `1010' = `HLHL' refers to a hexadecimal `A', and D[3:0]# = `1010' = `LHLH' also refers to a hexadecimal `A'. 8 Datasheet Pentium(R) II Processor - Low Power 1.3 References Document Pentium(R) II Processor at 233 MHz, 266 MHz, 300 MHz and 333 MHz datasheet (R) 243335 Pentium II Processor Developer's Manual 243502 Intel Architecture Software Developer's Manual Volume I: Basic Architecture Volume II: Instruction Set Reference Volume III: System Programming Guide 243190 243191 243192 Mobile Pentium(R) II Processor System Bus Layout Guideline 243672 (R) Mobile Pentium II Processor Mechanical and Thermal User's Guide Datasheet Order Number 243671 9 Pentium(R) II Processor - Low Power 2.0 Pentium(R) II Processor - Low Power Features 2.1 New Features in the Pentium(R) II Processor - Low Power New features include an integrated L2 cache, and various signal differences from the minicartridge processors. 2.1.1 Integrated L2 Cache The Pentium II Processor - Low Power has a 256-Kbyte L2 cache integrated onto the processor die. The L2 cache is 4-way set associative and runs at the speed of the processor core. The L2 cache can cache up to 4 Gbytes of memory. 2.1.2 Table 1. Signal Differences from the Mini-Cartridge Processors New Pentium(R) II Processor - Low Power Signals Signals Table 2. Purpose EDGCTRLN GTL+ output buffer edge rate control signals NC No Connect (same as RSVD signals on mini-cartridge) BSEL Bus speed select TESTHI, TESTHI3 Testability signals. Pull-up to VCC. TESTHI2 Testability signals. Pull-up to VCCP. TESTLO Testability signals. Connect to VSS. THERMDA, THERMDC Thermal diode PLL1, PLL2 PLL analog power supply VREF GTL+ reference voltage Removed Mini-Cartridge Processor Signals Signals 10 Purpose SMBALERT#, SMBCLK, SMBDATA SMBus interface for the thermal sensor VCC_S, VCCP_S, VSS_S Voltage sense signals VCC3 3.3 V supply for external L2 cache components VID[3:0] Voltage identification Datasheet Pentium(R) II Processor - Low Power 2.2 Power Management 2.2.1 Clock Control Architecture The Pentium II Processor - Low Power clock control architecture (Figure 2) has been optimized for leading edge "Deep Green" designs. Figure 2. Clock Control States STPCLK# and QSE and SGA Normal HS=false Quick Start (!STPCLK# and !HS) or RESET# HLT and halt bus cycle STPCLK# and QSE and SGA halt break BCLK stopped !STPCLK# and HS STPCLK# and !QSE and SGA (!STPCLK# and !HS) or stop break !STPCLK# and HS Auto Halt HS=true Snoop serviced BCLK on and QSE Deep Sleep Snoop occurs Snoop occurs STPCLK# and !QSE and SGA Snoop serviced Snoop occurs Stop Grant HALT/Grant Snoop Snoop serviced SLP# BCLK stopped !SLP# or RESET# BCLK on and !QSE Sleep V0001-00 NOTES: halt break - A20M#, BINIT#, FLUSH#, INIT#, INTR, NMI, PREQ#, RESET#, SMI# HLT - HLT instruction executed HS - Processor Halt State QSE - Quick Start State Enabled SGA - Stop Grant Acknowledge bus cycle issued Stop break - BINIT#, FLUSH#, RESET# Datasheet 11 Pentium(R) II Processor - Low Power The Auto Halt state provides a low power clock state that can be controlled through the software execution of the HLT instruction. The Quick Start state provides a very low power, low exit latency clock state that can be used for hardware controlled "idle" computer states. The Deep Sleep state provides an extremely low power state that can be used for "Power-on Suspend" computer states, which is an alternative to shutting off the processor's power. Compared to the Pentium processor exit latency of 1 ms, the exit latency of the Deep Sleep state has been reduced to 30 s in the Pentium II Processor - Low Power. Performing state transitions not shown in Figure 2 is neither recommended nor supported. The clock control architecture consists of seven different clock states: Normal, Stop Grant, Auto Halt, Quick Start, HALT/Grant Snoop, Sleep and Deep Sleep states. The Stop Grant and Quick Start clock states are mutually exclusive; a strapping option on signal A15# chooses which state is entered when the STPCLK# signal is asserted. Strapping the A15# signal to ground at Reset enables the Quick Start state; otherwise, asserting the STPCLK# signal puts the processor into the Stop Grant state. The Stop Grant state has a higher power level than the Quick Start state and is designed for SMP platforms. The Quick Start state has a much lower power level, but it can only be used in uniprocessor platforms. Table 3 provides clock state characteristics (power numbers based on estimates for a Pentium II Processor - Low Power running at 366 MHz), which are described in detail in the following sections. 2.2.2 Normal State The Normal state of the processor is the normal operating mode in which the processor's internal clock is running and the processor is actively executing instructions. 2.2.3 Auto Halt State This is a low power mode entered by the processor through the execution of the HLT instruction. The power level of this mode is similar to the Stop Grant state. A transition to the Normal state is made by a halt break event (one of the following signals going active: NMI, INTR, BINIT#, INIT#, RESET#, FLUSH# or SMI#). Asserting the STPCLK# signal while in the Auto Halt state causes the processor to transition to the Stop Grant or Quick Start state, where a Stop Grant Acknowledge bus cycle is issued. Deasserting STPCLK# causes the processor to return to the Auto Halt state without issuing a new Halt bus cycle. The SMI# interrupt is recognized in the Auto Halt state. The return from the System Management Interrupt (SMI) handler can be to either the Normal state or the Auto Halt state. See the Intel(R) Architecture Software Developer's Manual, Volume III: System Programmer's Guide for more information. No Halt bus cycle is issued when returning to the Auto Halt state from System Management Mode (SMM). The FLUSH# signal is serviced in the Auto Halt state. After the on-chip and off-chip caches have been flushed, the processor returns to the Auto Halt state without issuing a Halt bus cycle. Transitions in the A20M# and PREQ# signals are recognized while in the Auto Halt state. 12 Datasheet Pentium(R) II Processor - Low Power Table 3. Clock State Characteristics Clock State Power Snooping? System Uses Normal N/A Varies Yes Normal program execution Auto Halt Approximately 10 bus clocks 1.25 W Yes S/W controlled entry idle mode Stop Grant Approximately 10 bus clocks 1.25 W Yes H/W controlled entry/exit power throttling Quick Start Through snoop, to HALT/ Grant Snoop state: immediate through STPCLK#, to Normal state: 8 bus clocks 0.5 W Yes H/W controlled entry/exit power throttling HALT/Grant Snoop A few bus clocks after the end of snoop activity. Not specified Yes Supports snooping in the low power states Sleep To Stop Grant state 10 bus clocks 0.5 W No H/W controlled entry/exit desktop idle mode support Deep Sleep 30 ms 150 mW No H/W controlled entry/exit powered-on suspend support NOTE: 2.2.4 Exit Latency Not 100% tested. Specified at 50 C by design/characterization. Stop Grant State The processor enters this mode with the assertion of the STPCLK# signal when it is configured for Stop Grant state (via the A15# strapping option). The processor is still able to respond to snoop requests and latch interrupts. Latched interrupts will be serviced when the processor returns to the Normal state. Only one occurrence of each interrupt event will be latched. A transition back to the Normal state can be made by the deassertion of the STPCLK# signal, or the occurrence of a stop break event (a BINIT#, FLUSH# or RESET# assertion). The processor returns to the Stop Grant state after the completion of a BINIT# bus initialization unless STPCLK# has been de-asserted. RESET# assertion causes the processor to immediately initialize itself, but the processor stays in the Stop Grant state after initialization until STPCLK# is deasserted. When the FLUSH# signal is asserted, the processor flushes the on-chip caches and returns to the Stop Grant state. A transition to the Sleep state can be made by the assertion of the SLP# signal. While in the Stop Grant state, assertions of SMI#, INIT#, INTR and NMI are latched by the processor. These latched events are not serviced until the processor returns to the Normal state. Only one of each event is recognized upon return to the Normal state. 2.2.5 Quick Start State This is a mode entered by the processor with the assertion of the STPCLK# signal when it is configured for the Quick Start state (via the A15# strapping option). In the Quick Start state the processor is only capable of acting on snoop transactions generated by the system bus priority device. Because of its snooping behavior, Quick Start can only be used in a Uniprocessor (UP) configuration. Datasheet 13 Pentium(R) II Processor - Low Power A transition to the Deep Sleep state can be made by stopping the clock input to the processor. A transition back to the Normal state (from the Quick Start state) is made only if the STPCLK# signal is deasserted. While in this state the processor is limited in its ability to respond to input. It is incapable of latching any interrupts, servicing snoop transactions from symmetric bus masters or responding to FLUSH# or BINIT# assertions. While the processor is in the Quick Start state, it will not respond properly to any input signal other than STPCLK#, RESET# or BPRI#. If any other input signal changes, the behavior of the processor will be unpredictable. No serial interrupt messages may begin or be in progress while the processor is in the Quick Start state. RESET# assertion causes the processor to immediately initialize itself, but the processor stays in the Quick Start state after initialization until STPCLK# is deasserted. 2.2.6 Halt/Grant Snoop State The processor responds to snoop transactions on the system bus while in the Auto Halt, Stop Grant or Quick Start state. When a snoop transaction is presented on the system bus the processor enters the HALT/Grant Snoop state. The processor remains in this state until the snoop has been serviced and the system bus is quiet. After the snoop has been serviced, the processor returns to its previous state. When the HALT/Grant Snoop state is entered from the Quick Start state, the input signal restrictions of the Quick Start state still apply in the HALT/Grant Snoop state, except for those signal transitions that are required to perform the snoop. 2.2.7 Sleep State The Sleep state is a very low power state in which the processor maintains its context and the phase-locked loop (PLL) maintains phase lock. The Sleep state can only be entered from the Stop Grant state. After entering the Stop Grant state, the SLP# signal can be asserted, causing the processor to enter the Sleep state. The SLP# signal is not recognized in the Normal or Auto Halt states. The processor can be reset by the RESET# signal while in the Sleep state. If RESET# is driven active while the processor is in the Sleep state then SLP# and STPCLK# must immediately be driven inactive to ensure that the processor correctly initializes itself. Input signals (other than RESET#) may not change while the processor is in the Sleep state or transitioning into or out of the Sleep state. Input signal changes at these times will cause unpredictable behavior. Thus, the processor is incapable of snooping or latching any events in the Sleep state. While in the Sleep state, the processor can enter its lowest power state, the Deep Sleep state. Removing the processor's input clock puts the processor in the Deep Sleep state. PICCLK may be removed in the Sleep state. 2.2.8 Deep Sleep State The Deep Sleep state is the lowest power mode the processor can enter while maintaining its context. The Deep Sleep state is entered by stopping the BCLK input to the processor, while it is in the Sleep or Quick Start state. For proper operation, the BCLK input should be stopped in the low state. 14 Datasheet Pentium(R) II Processor - Low Power The processor returns to the Sleep or Quick Start state from the Deep Sleep state when the BCLK input is restarted. Due to the PLL lock latency, there is a 30 s delay after the clocks have started before this state transition happens. PICCLK may be removed in the Deep Sleep state. PICCLK should be designed to turn on when BCLK turns on when transitioning out of the Deep Sleep state. The input signal restrictions for the Deep Sleep state are the same as for the Sleep state, except that RESET# assertion will result in unpredictable behavior. 2.2.9 Operating System Implications of Quick Start and Sleep States There are a number of architectural features of the Pentium II Processor - Low Power that are not available when the Quick Start state is enabled or do not function in the Quick Start or Sleep state as they do in the Stop Grant state. These features are part of the time-stamp counter and performance monitor counters. The time-stamp counter and the performance monitor counters are not guaranteed to count in the Quick Start or Sleep states. 2.3 Low Power GTL+ The Pentium II Processor - Low Power system bus signals use a variation of the low voltage swing GTL signaling technology. The Pentium II Processor - Low Power system bus specification is similar to the Pentium II processor system bus specification, which is itself a version of GTL with enhanced noise margins and less ringing. The Pentium II Processor - Low Power system bus specification reduces system cost and power consumption by raising the termination voltage and termination resistance and changing the termination from dual ended to single ended. Because the specification is different from the standard GTL specification and from the Pentium II processor GTL+ specification, it is referred to as Low Power GTL+. The Pentium II processor GTL+ system bus depends on incident wave switching and uses flight time for timing calculations of the GTL+ signals. The Low Power GTL+ system bus is short and lightly loaded. With Low Power GTL+ signals, timing calculations are based on capacitive derating. Analog signal simulation of the system bus including trace lengths is highly recommended to ensure that there are no significant transmission line effects. Contact your field sales representative to receive the IBIS models for the Pentium II Processor - Low Power. The GTL+ system bus of the Pentium II processor was designed to support high-speed data transfers with multiple loads on a long bus that behaves like a transmission line. However, in a mobile system, the system bus only has two loads (the processor and the chipset) and the bus traces are short enough that transmission line effects are not significant. It is possible to change the layout and termination of the system bus to take advantage of the mobile environment using the same GTL+ I/O buffers. The benefit is that it reduces the number of terminating resistors in half and substantially reduces the AC and DC power dissipation of the system bus. Low Power GTL+ uses GTL+ I/O buffers but only two loads are allowed. The trace length is limited and the bus is terminated at one end only. Since the system bus is small and lightly loaded, it behaves like a capacitor, and the GTL+ I/O buffers behave like high-speed open-drain buffers. With a 66-MHz bus frequency, the pull-up would be 120 . VTT has been increased from 1.5 V to processor VCC to eliminate the need for a 1.5 V power plane. If 100 termination resistors are used rather than 120 , then 20% more power will be dissipated in the termination resistors. 120 termination is recommended to conserve power. Refer to the Pentium(R) II Processor - Low Power System Bus Layout Guideline (order number 243672) for details on laying out the Low Power GTL+ system bus. Datasheet 15 Pentium(R) II Processor - Low Power 2.3.1 GTL+ Signals Two signals of the system bus can potentially not meet the Low Power GTL+ layout requirements: PRDY# and RESET#. These two signals connect to the debug port and might not meet the maximum length requirements. If PRDY# or RESET# do not meet the layout requirements for Low Power GTL+, then they must be terminated using dual-ended termination at 120 . Higher resistor values can be used if simulations show that the signal quality specifications in "System Signal Simulations" on page 33 are met. 2.4 Pentium(R) II Processor - Low Power CPUID The Pentium II Processor - Low Power has the same CPUID family and model number as some CeleronTM processors. The Pentium II Processor - Low Power can be distinguished from these Celeron processors by looking at the stepping number and the CPUID cache descriptor information. A Pentium II Processor - Low Power has a stepping number in the range of 0AH to 0CH and an L2 cache descriptor of 042H (256-Kbyte L2 cache). If the stepping number is less than 0AH or the L2 cache descriptor is not 042H the processor is a Celeron processor. The L2 cache must be properly initialized for the L2 cache descriptor information to be correct. After a power-on RESET, or when the CPUID instruction is executed, the EAX register contains the values shown in Table 4. After the L2 cache is initialized, the CPUID cache/TLB descriptors will be the values shown in Table 5. Table 4. Table 5. Pentium(R) II Processor - Low Power CPUID Reserved [31:14] Type [13:12] Family [11:8] Model [7:4] Stepping [3:0] X 0 6 6 A-C Pentium(R) II Processor - Low Power CPUID Cache and TLB Descriptors Cache and TLB Descriptors 16 01H, 02H, 03H, 04H, 08H, 0CH, 42H Datasheet Pentium(R) II Processor - Low Power 3.0 Electrical Specifications 3.1 Processor System Signals Table 6 lists the processor system signals by type. All Low Power GTL+ signals are synchronous with the BCLK signal. All TAP signals are synchronous with the TCK signal except TRST#. All CMOS input signals can be applied asynchronously. Table 6. System Signal Groups Group Name Signals Low Power GTL+ Input BPRI#, DEFER#, RESET#, RS[2:0]#, RSP#, TRDY# Low Power GTL+ Output PRDY# Low Power GTL+ I/O A[35:3]#, ADS#, AERR#, AP[1:0]#, BERR#, BINIT#, BNR#, BP[3:2]#, BPM[1:0]#, BREQ0#, D[63:0]#, DBSY#, DEP[7:0]#, DRDY#, HIT#, HITM#, LOCK#, REQ[4:0]#, RP# CMOS Input 1, 2 BSEL, A20M#, FLUSH#, IGNNE#, INIT#, INTR, NMI, PREQ#, PWRGOOD, SLP#, SMI#, STPCLK# Open Drain Output 2 FERR#, IERR# Clock 2 BCLK APIC Clock 2 APIC I/O 2 PICD[1:0] Thermal Diode TAP Input PICCLK 2 THERMDA, THERMDC TCK, TDI, TMS, TRST# TAP Output 2 TDO Power/Other 3 EDGECTRLN, NC, PLL1, PLL2, TESTHI, TESTHI2, TESTHI3, TESTLO, VCC, VCCP, VREF, VSS NOTE: 1. See "Alphabetical Signal Reference" on page 52 for information on the PWRGOOD signal. 2. These signals are tolerant to 2.5 V only. See Table 7 for the recommended pull-up resistor. 3. VCC is the power supply for the core logic. PLL1 and PLL2 are the power supply for the PLL analog section. VCCP is the power supply for the CMOS voltage references. VREF is the voltage reference for the Low Power GTL+ input buffers. VSS is system ground. The CMOS, Clock, APIC and TAP inputs can be driven from ground to 2.5 V. The TAP outputs are open drain and should be pulled up to 2.5 V using resistors with the values shown in Table 7. If open drain drivers are used for input signals, then they should also be pulled up to 2.5 V using resistors with the values shown in Table 7. Datasheet 17 Pentium(R) II Processor - Low Power Table 7. Recommended Resistors for Open Drain Signals Recommended Resistor Value () Open Drain Signal 1 150 pull-up TDI, TDO 680 pull-up STPCLK# 1K pull-up INIT#, TCK, TESTHI, TESTHI2, TESTHI3, TMS 680 - 1K pull-down 4.7K pull-up TRST# A20M#, FERR#, FLUSH#, IERR#, IGNNE#, INTR, NMI, PREQ#, PWRGOOD, SLP#, SMI# NOTE: Refer to "Unused Signals" on page 19 for the required pull-up or pull-down resistors for signals that are not being used. 3.1.1 Power Sequencing Requirements The Pentium II Processor - Low Power has no power sequencing requirements. It is recommended that all of the processor power planes rise to their specified values within one second of each other. Figure 3. Ramp Rate Requirement Vcc 90% Vcc (nominal) Volts 10% Vcc (nominal) TR Time The VCC power plane must not rise too fast. At least 200 s (TR) must pass from the time that VCC is at 10% of its nominal value until the time that VCC is at 90% of its nominal value (see Figure 3). 3.1.2 Test Access Port (TAP) Connection The TAP interface is an implementation of the IEEE 1149.1 (JTAG) standard. Due to the voltage levels supported by the TAP interface, it is recommended that the Pentium II Processor - Low Power and the other 2.5 V JTAG specification compliant devices be last in the JTAG chain after any devices with 3.3 V or 5 V JTAG interfaces within the system. A translation buffer should be used to reduce the TDO output voltage of the last 3.3/5 V device down to the 2.5 V range that the Pentium II Processor - Low Power can tolerate. Multiple copies of TCK, TMS, and TRST# must be provided, one for each voltage level. A Debug Port and connector may be placed at the start and end of the JTAG chain containing the processor, with TDI to the first component coming from the Debug Port and TDO from the last component going to the Debug Port. There are no requirements for placement of the Pentium II Processor - Low Power in the JTAG chain, except for those that are dictated by voltage requirements of the TAP signals. 18 Datasheet Pentium(R) II Processor - Low Power 3.1.3 Catastrophic Thermal Protection The Pentium II Processor - Low Power does not support catastrophic thermal protection or the THERMTRIP# signal. An external thermal sensor should use the thermal diode to protect the processor and the system against excessive temperatures. 3.1.4 Unused Signals All signals named NC must be unconnected. All signals named TESTLO must be pulled down to VSS, and may be tied directly to VSS. All signals named TESTHI or TESTHI3 must be pulled up to VCC with a resistor. All signals named TESTHI2 must be pulled up to VCCP with a resistor. Each TESTHI and TESTHI2 signal must have an individual, 1 K pull-up resistor. The TESTHI3 signals can share a single 1 K pull-up resistor. Unused Low Power GTL+ inputs, outputs and bidirectional signals should be individually connected to VCC with 120 pull-up resistors. Unused CMOS active low inputs should be connected to 2.5 V and unused active high inputs should be connected to VSS. Unused open-drain outputs should be unconnected. If the processor is configured to enter the Quick Start state rather than the Stop Grant state, then the SLP# signal should be connected to 2.5 V. When tying any signal to power or ground, a resistor will allow for system testability. For unused signals, it is suggested that 10 K resistors be used for pull-ups and 1 K resistors be used for pull-downs. PICCLK and PICD[1:0] must be tied to VSS with a 1 K resistor. BSEL must be connected to VSS. 3.1.5 Signal State in Low Power States 3.1.5.1 System Bus Signals All of the system bus signals have Low Power GTL+ input, output or input/output drivers. Except when servicing snoops, the system bus signals are three-stated and pulled up by the termination resistors. Snoops are not permitted in the Sleep and Deep Sleep states. 3.1.5.2 CMOS and Open-Drain Signals The CMOS input signals are allowed to be in either the logic high or low state when the processor is in a low-power state. In the Auto Halt and Stop Grant states these signals are allowed to toggle. These input buffers have no internal pull-up or pull-down resistors and system logic can use CMOS or open-drain drivers to drive them. The open-drain output signals have open drain drivers and external pull-up resistors are required. One of the two output signals (IERR#) is a catastrophic error indicator and is three-stated (and pulled-up) when the processor is functioning normally. The FERR# output can be either threestated or driven to VSS when the processor is in a low power state depending on the condition of the floating point unit. Since this signal is a DC current path when it is driven to VSS, it is recommended that the software clear or mask any floating point error condition before putting the processor into the Deep Sleep state. 3.1.5.3 Other Signals The system bus clock (BCLK) must be driven in all of the low power states except the Deep Sleep state. Datasheet 19 Pentium(R) II Processor - Low Power 3.2 Power Supply Requirements 3.2.1 Decoupling Recommendations The amount of bulk decoupling required to meet the processor voltage tolerance requirements is a strong function of the power supply design. Contact your Intel Field Sales Representative for tools to help determine how much decoupling is required. The processor core power plane (VCC) should have at least twenty-six 0.1 F high frequency decoupling capacitors. The CMOS voltage reference power plane (VCCP) requires 50 to 100 F of bulk decoupling and at least eight 0.1 F high frequency decoupling capacitors. For the Low Power GTL+ pull-up resistors, one 0.1 F high frequency decoupling capacitor is recommended per resistor pack. There should be no more than eight pull-up resistors per resistor pack. The Low Power GTL+ voltage reference power plane (VREF) should have at least three 0.1 F high frequency decoupling capacitors. 3.2.2 Voltage Planes All VCC and VSS balls must be connected to the appropriate voltage plane. All VCCP and VREF balls must be connected to the appropriate traces on the system electronics. In addition to the main VCC, VCCP and VSS power supply signals, PLL1 and PLL2 provide isolated power to the PLL section. PLL1 and PLL2 should be connected according to Figure 4. Do not connect PLL2 directly to VSS. Table 8 contains the requirements for C1 and L1. Figure 4. PLL LC Filter L1 PLL1 VCCP C1 V0027-00 PLL2 Table 8. LC Filter Specifications Symbol 20 Parameter Min C1 LC Filter Capacitance 47 L1 LC Filter Inductance 20 Max 47 Unit Notes F 30% tolerance, 1 max series resistance, ~2 nH series inductance H low-Q type choke, 30% tolerance, 1.5 max series resistance, 50 mA current, self-resonant frequency >10 MHz Datasheet Pentium(R) II Processor - Low Power 3.3 System Bus Clock and Processor Clocking The 2.5 V BCLK clock input directly controls the operating speed of the system bus interface. All system bus timing parameters are specified with respect to the rising edge of the BCLK input. The Pentium II Processor - Low Power core frequency is a multiple of the BCLK frequency. The processor core frequency must be configured during Reset by using the A20M#, IGNNE#, NMI, and INTR pins (see Table 9). The value on these pins during Reset determines the multiplier that the PLL will use for the internal core clock. See the Pentium(R) II Processor Developer's Manual (order number 243502) for the definition of these pins during Reset and the operation of the pins after Reset. Table 9. Core Frequency to System Bus Ratio Configuration Processor Core Frequency to System Bus Frequency Ratio NMI INTR 1/4 (266 MHz) L 1/5 (333 MHz) L Powerup Configuration [25:22] IGNNE# A20M# L L H 0010 L H H 0000 A multiplexer is required between the system electronics and the processor to drive the bus ratio configuration signals during Reset. Figure 8 and Figure 14 describe the timing requirements for this operation. The 443BX CRESET# signal has suitable timing to control the multiplexer. After RESET# and PWRGOOD are asserted, the multiplexer logic must guarantee that the bus ratio configuration signals encode one of the bus ratios in Table 9 and that the bus ratio corresponds to a core frequency at or below the marked core frequency for the processor. The selected bus ratio is visible to software in the Power-On configuration register, see "Clock Frequencies and Ratios" on page 51 for details. Multiplying the bus clock frequency is necessary to increase performance while allowing for easier distribution of signals within the system. Clock multiplication within the processor is provided by the internal Phase Lock Loop (PLL), which requires a constant frequency BCLK input. During Reset, or on exit from the Deep Sleep state, the PLL requires some amount of time to acquire the phase of BCLK. This time is called the PLL lock latency, which is specified in "AC Specifications" on page 24 (T18 and T47). The system bus frequency ratio can be changed when RESET# is active, assuming that all Reset specifications are met. The BCLK frequency should not be changed during Deep Sleep state (see "Deep Sleep State" on page 14). 3.4 Maximum Ratings Table 10 contains the Pentium II Processor - Low Power stress ratings. Functional operation at the absolute maximum and minimum is neither implied nor guaranteed. The processor should not receive a clock while subjected to these conditions. Functional operating conditions are provided in the AC and DC tables. Extended exposure to the maximum ratings may affect device reliability. Furthermore, although the processor contains protective circuitry to resist damage from static electric discharge, one should always take precautions to avoid high static voltages or electric fields. Datasheet 21 Pentium(R) II Processor - Low Power Table 10. Pentium(R) II Processor - Low Power Absolute Maximum Ratings Symbol Parameter Min Max Unit Notes TStorage Storage Temperature -40 85 C VCC(Abs) Supply Voltage with respect to VSS -0.5 3.0 V Note1 VCCP CMOS Reference Voltage with respect to VSS -0.3 3.0 V VIN GTL+ Buffer DC Input Voltage with respect to VSS -0.3 VCC + 0.7 V Note 2 VIN25 2.5 V Buffer DC Input Voltage with respect to VSS -0.3 3.3 V Note 3 NOTES: 1. The shipping container is only rated for 65 C. 2. Parameter applies to the Low Power GTL+ signal groups only. 3. Parameter applies to CMOS, Open-Drain, APIC and TAP bus signal groups only. 3.5 DC Specifications Table 11 through Table 14 list the DC specifications for the Pentium II Processor - Low Power. Specifications are valid only while meeting specifications for case temperature, clock frequency and input voltages. Care should be taken to read all notes associated with each parameter. Table 11. Pentium(R) II Processor - Low Power Specifications (Sheet 1 of 2) TCASE = 0 C to TCASE,max; VCC = 1.6 V 135 mV; VCCP = 1.8 V 90 mV Symbol Parameter Min Typ Max Unit Notes1 VCC VCC of core logic for regular voltage processors 1.465 1.6 1.735 V 135 mV VCC,LP VCC when ICC < 300 mA 1.465 1.6 1.805 V +205/-135 mV 2 VCCP VCC for CMOS voltage references 1.71 1.8 1.89 V 1.8 V 90 mV Note 5 ICC for VCC at core frequency: ICC 333 MHz 266 MHz 7.95 6.63 A A ICCP Current for VCCP 75 mA Notes 3, 4, 5 ICC,SG Processor Stop Grant and Auto Halt current 1190 mA Note 5 NOTES: 1. Unless otherwise noted, all specifications in this table apply to all processor frequencies. 2. A higher VCC,MAX is allowed when the processor is in a low power state to enable high efficiency, low current modes in the power regulator. 3. ICCP is the current supply for the CMOS voltage references. 4. Not 100% tested. Specified by design/characterization. 5. ICCx,max specifications are specified at VCC,max, VCCP,max and 100 C and under maximum signal loading conditions. 6. Based on simulations and averaged over the duration of any change in current. Use to compute the maximum inductance and reaction time of the voltage regulator. This parameter is not tested. 7. Maximum values specified by design/characterization at nominal VCC and VCCP. 22 Datasheet Pentium(R) II Processor - Low Power Table 11. Pentium(R) II Processor - Low Power Specifications (Sheet 2 of 2) TCASE = 0 C to TCASE,max; VCC = 1.6 V 135 mV; VCCP = 1.8 V 90 mV Symbol Parameter Min Typ Max Notes1 Unit ICC,QS Processor Quick Start and Sleep current 880 mA Note 5 ICC,DSLP Processor Deep Sleep leakage current 650 mA Note 5 dICC/dt VCC power supply current slew rate 20 A/s Notes 6, 7 NOTES: 1. Unless otherwise noted, all specifications in this table apply to all processor frequencies. 2. A higher VCC,MAX is allowed when the processor is in a low power state to enable high efficiency, low current modes in the power regulator. 3. ICCP is the current supply for the CMOS voltage references. 4. Not 100% tested. Specified by design/characterization. 5. ICCx,max specifications are specified at VCC,max, VCCP,max and 100 C and under maximum signal loading conditions. 6. Based on simulations and averaged over the duration of any change in current. Use to compute the maximum inductance and reaction time of the voltage regulator. This parameter is not tested. 7. Maximum values specified by design/characterization at nominal VCC and VCCP. The signals on the Pentium II Processor - Low Power system bus are included in the Low Power GTL+ signal group. These signals are specified to be terminated to VCC. The DC specifications for these signals are listed in Table 12. The termination and reference voltage specifications for these signals are listed in Table 13. The Pentium II Processor - Low Power requires external termination and a VREF. Refer to Mobile Pentium(R) II Processor System Bus Layout Guideline (order number 243672) for full details of system VTT and VREF requirements. The Clock, CMOS, Open-Drain and TAP signals are designed to interface at 2.5 V CMOS levels to allow connection to other devices. The DC specifications for these 2.5 V tolerant signals are listed in Table 14. Table 12. Low Power GTL+ Signal Group DC Specifications TCASE = 0 C to TCASE,max; VCC = 1.6 V 135 mV; VCCP = 1.8 V 90 mV Symbol VIL Parameter Min Input Low Voltage Max Unit /9VTT - 0.2 V See Table /9VTT + 0.2 VCC V Note 1 -- -- V See VTT max in Table 13. 35 ohms -0.3 5 5 Notes VIH Input High Voltage VOH Output High Voltage RON Output Low Drive Strength IL Leakage Current 100 A Note 2 ILO Output Leakage Current 15 A Note 3 131 NOTES: 1. VREF worst case, not nominal. Noise on VREF should be accounted for. 2. (0 VIN VCC). 3. (0 VOUT VCC). Datasheet 23 Pentium(R) II Processor - Low Power Table 13. Low Power GTL+ Bus DC Specifications TCASE = 0 C to TCASE,max; VCC = 1.6 V 135 mV; VCCP = 1.8 V 90 mV Symbol VTT VREF Parameter Min Bus Termination Voltage Input Reference Voltage Typ VCC,MIN 5 /9VTT - 2% VCC 5 /9VTT 5 Max Unit Notes VCC,MAX V Note 1 /9VTT + 2% V 2% 2 NOTES: 1. The intent is to use the same power supply for VCC and VTT. 2. VREF for the system logic should be created from VTT by a voltage divider. Table 14. Clock, APIC, TAP, CMOS and Open-Drain Signal Group DC Specifications TCASE = 0 C to TCASE,max; VCC = 1.6 V 135 mV; VCCP = 1.8 V 90 mV Symbol Parameter Min Max Unit VIL Input Low Voltage -0.3 0.7 V VIL,BCLK Input Low Voltage, BCLK -0.3 0.7 V Notes VIH Input High Voltage 1.7 2.625 V VIH,BCLK Input High Voltage, BCLK 1.8 2.625 V VOL Output Low Voltage 0.4 V Note 1 VOH Output High Voltage 2.625 V All outputs are open-drain IOL Output Low Current 14 mA ILI Input Leakage Current 100 A Note 2 ILO Output Leakage Current 30 A Note 2 N/A NOTES: 1. Parameter measured at 14 mA. 2. (0 VIN 2.625 V). 3.6 AC Specifications 3.6.1 System Bus, Clock, APIC, TAP, CMOS and Open-Drain AC Specifications Table 15 through Table 22 provide AC specifications associated with the Pentium II Processor Low Power. The AC specifications are divided into the following categories: Table 15 contains the system bus clock specifications; Table 16 contains the processor core frequencies; Table 17 contains the Low Power GTL+ specifications; Table 18 contains the CMOS and Open-Drain signal groups specifications; Table 19 contains timings for the reset conditions; Table 20 contains the APIC specifications; Table 20 contains the TAP specifications; and Table 21 and Table 22 contain the power management timing specifications. All system bus AC specifications for the Low Power GTL+ signal group are relative to the rising edge of the BCLK input at 1.25 V. All Low Power GTL+ timings are referenced to V REF for both `0' and `1' logic levels unless otherwise specified. 24 Datasheet Pentium(R) II Processor - Low Power Table 15. System Bus Clock AC Specifications1 TCASE = 0 C to TCASE,max; VCC = 1.6 V 135 mV; VCCP = 1.8 V 90 mV Symbol Parameter Min Typ System Bus Frequency Max Unit 66.67 MHz 15 ns Figure T1 BCLK Period T2 BCLK Period Stability T3 BCLK High Time 5.0 ns 5 @>1.8 V T4 BCLK Low Time 5.0 ns 5 @<0.7 V T5 BCLK Rise Time 0.175 0.875 ns 5 (0.9 V - 1.6 V), Note 4 T6 BCLK Fall Time 0.175 0.875 ns 5 (1.6 V - 0.9 V), Note 4 250 5 Notes ps Note 2 Notes 3, 4 NOTES: 1. All AC timings for Low Power GTL+ and CMOS signals are referenced to the BCLK rising edge at 1.25 V. All CMOS signals are referenced at 1.25 V. 2. The BCLK period allows a +0.5 ns tolerance for clock driver variation. 3. Not 100% tested. Specified by design/characterization. 4. Measured on the rising edge of adjacent BCLKs at 1.25 V. The jitter present must be accounted for as a component of BCLK skew between devices. Table 16. Valid Pentium(R) II Processor - Low Power Frequencies TCASE = 0 C to TCASE,max; VCC = 1.6 V 135 mV; VCCP = 1.8 V 90 mV BCLK Frequency (MHz) Frequency Multiplier Core Frequency (MHz) 66.67 4 266.67 66.67 5 333.33 Table 17. Low Power GTL+ Signal Groups AC Specifications RTT = 120 terminated to VCC; VREF = 5/9 VCC; load = 0 pF TCASE = 0 C to TCASE,max; VCC = 1.6 V 135 mV; VCCP = 1.8 V 90 mV Symbol Parameter Min Max Unit Figure Notes 7.78 ns 6 Note 1 ns 7 Notes 1, 2, 3 T7 Low Power GTL+ Output Valid Delay 0.00 T8 Low Power GTL+ Input Setup Time 2.98 T9 Low Power GTL+ Input Hold Time 0.90 ns 7 Notes 1, 4 T10 RESET# Pulse Width 1 ms 8, 9 Notes 1, 5 NOTES: 1. All AC timings for Low Power GTL+ signals are referenced to the BCLK rising edge at 1.25 V. All Low Power GTL+ signals are referenced at VREF. 2. RESET# can be asserted (active) asynchronously, but must be deasserted synchronously. 3. Specification is for a minimum 0.40 V swing. 4. Specification is for a maximum 1.0 V swing. 5. After VCC, VCCP and BCLK become stable and PWRGOOD is asserted. Datasheet 25 Pentium(R) II Processor - Low Power Table 18. CMOS and Open-Drain Signal Groups AC Specifications TCASE = 0 C to TCASE,max; VCC = 1.6 V 135 mV; VCCP = 1.8 V 90 mV Symbol Parameter Min Max Unit Figure Notes T14 2.5 V Input Pulse Width, except PWRGOOD 2 BCLKs 6 Active and Inactive states; Notes 1, 2 T15 PWRGOOD Inactive Pulse Width 10 BCLKs 9 Notes 1,2, 3, 4 NOTES: 1. All AC timings for CMOS and Open-Drain signals are referenced to the BCLK rising edge at 1.25 V. All CMOS and Open-Drain signals are referenced at 1.25 V. 2. Minimum output pulse width on CMOS outputs is 2 BCLKs. 3. When driven inactive, or after VCC, VCCP and BCLK become stable. PWRGOOD must remain below VIL,max from Table 14 until all the voltage planes meet the voltage tolerance specifications in Table 11, and BCLK has met the BCLK AC specifications in Table 15 for at least 10 clock cycles. PWRGOOD must rise glitch-free and monotonically to 2.5 V. 4. If the BCLK signal meets its AC specification within 150 ns of turning on then the PWRGOOD Inactive Pulse Width specification (T15) is waived and BCLK may start after PWRGOOD is asserted. PWRGOOD must still remain below VIL,max until all the voltage planes meet the voltage tolerance specifications. Table 19. Reset Configuration AC Specifications TCASE = 0 C to TCASE,max; VCC = 1.6 V 135 mV; VCCP = 1.8 V 90 mV Symbol Parameter Min T16 Reset Configuration Signals (A[15:5]#, BR0#, FLUSH#, INIT#, PICD0) Setup Time 4 T17 Reset Configuration Signals (A[15:5]#, BR0#, FLUSH#, INIT#, PICD0) Hold Time 2 T18 Reset Configuration Signals (A20M#, IGNNE#, INTR, NMI) Setup Time 1 T19 Reset Configuration Signals (A20M#, IGNNE#, INTR, NMI) Delay Time T20 Reset Configuration Signals (A20M#, IGNNE#, INTR, NMI) Hold Time 2 Max Unit Figure Notes BCLKs 7, 8 Before deassertion of RESET# BCLKs 7, 8 After clock that deasserts RESET# ms 9 Before deassertion of RESET# 1 5 BCLKs 9 After assertion of RESET# 2 20 BCLKs 7, 9 20 After clock that deasserts RESET# NOTES: 1. At least 1 ms must pass after PWRGOOD rises above VIH,min from Table 14, and BCLK meets its AC timing specification, until RESET# may be deasserted. 2. For a Reset, the clock ratio defined by these signals must be a safe value (their final value or a lower multiplier) within this delay after RESET# is asserted unless PWRGOOD is inactive (below VIL,max). 26 Datasheet Pentium(R) II Processor - Low Power Table 20. TAP Signal AC Specifications TCASE = 0 C to TCASE,max; VCC = 1.6 V 135 mV; VCCP = 1.8 V 90 mV Symbol Parameter Min Max Unit Figure Notes T30 TCK Frequency -- 16.67 MHz T31 TCK Period 60 -- ns 5 Note 1 T32 TCK High Time 25.0 ns 5 1.7 V; Notes 1, 2 T33 TCK Low Time 25.0 ns 5 0.7 V; Notes 1, 2 T34 TCK Rise Time 5.0 ns 5 (0.7 V-1.7 V); Notes 1, 2, 3 T35 TCK Fall Time 5.0 ns 5 (1.7 V-0.7 V); Notes 1, 2, 3 T36 TRST# Pulse Width ns 11 Asynchronous; Notes 1, 2 T37 TDI, TMS Setup Time 5.0 ns 10 Notes 1, 4 T38 TDI, TMS Hold Time 14.0 ns 10 Notes 1, 4 T39 TDO Valid Delay 1.0 10.0 ns 10 Notes 1, 5, 6 T40 TDO Float Delay 25.0 ns 10 Notes 1, 2, 5, 6 T41 All Non-Test Outputs Valid Delay T42 All Non-Test Outputs Float Delay T43 All Non-Test Inputs Setup Time T44 All Non-Test Inputs Hold Time 40.0 2.0 Note 1 25.0 ns 10 Notes 1, 5, 7, 8 25.0 ns 10 Notes 1, 2, 5, 7, 8 5.0 ns 10 Notes 1, 4, 7, 8 13.0 ns 10 Notes 1, 4, 7, 8 NOTES: 1. All AC timings for TAP signals are referenced to the TCK rising edge at 1.25 V. All CMOS signals are referenced at 1.25 V. 2. Not 100% tested. Specified by design/characterization. 3. 1 ns can be added to the maximum TCK rise and fall times for every 1 MHz below 16 MHz. 4. Referenced to TCK rising edge. 5. Referenced to TCK falling edge. 6. Valid delay timing for this signal is specified into 150 terminated to 2.5 V and 50 pF. 7. Non-Test Outputs and Inputs are the normal output or input signals (except TCK, TRST#, TDI, TDO and TMS). These timings correspond to the response of these signals due to boundary scan operations. 8. During Debug Port operation use the normal specified timings rather than the TAP signal timings. Table 21. Quick Start/Deep Sleep AC Specifications TCASE = 0 C to TCASE,max; VCC = 1.6 V 135 mV; VCCP = 1.8 V 90 mV Symbol Parameter T45 Stop Grant Cycle Completion to Clock Stop T46 Stop Grant Cycle Completion to Input Signals Stable T47 Deep Sleep PLL Lock Latency T48 STPCLK# Hold Time from PLL Lock T49 Input Signal Hold Time from STPCLK# Deassertion Min Max 100 Unit Figure BCLKs 12 0 ns 12 30 s 12 0 ns 12 8 BCLKs 12 NOTE: Input signals other than RESET# and BPRI# must be held constant in the Quick Start state. Datasheet 27 Pentium(R) II Processor - Low Power Table 22. Stop Grant/Sleep/Deep Sleep AC Specifications TCASE = 0 C to TCASE,max; VCC = 1.6 V 135 mV; VCCP = 1.8 V 90 mV Symbol Parameter Min Max Unit Figure BCLKs 13 ns 13 T50 SLP# Signal Hold Time from Stop Grant Cycle Completion T51 SLP# Assertion to Input Signals Stable T52 SLP# Assertion to Clock Stop 10 BCLKs 13 T54 SLP# Hold Time from PLL Lock 0 ns 13 T55 STPCLK# Hold Time from SLP# Deassertion 10 BCLKs 13 T56 Input Signal Hold Time from SLP# Deassertion 10 BCLKs 13 100 0 NOTE: Input signals other than RESET# must be held constant in the Sleep state. Figure 5 through Figure 13 are to be used in conjunction with Table 15 through Table 22. Figure 5. Generic Clock Waveform Th Tr VIH CLK 1.25V VIL Tf Tl Tp D0003-00 NOTES: Tr=T5, T34 (Rise Time) Tf=T6, T35 (Fall Time) Th=T3, T32 (High Time) Tl=T4, T33 (Low Time) Tp=T1, T31 (Period) Figure 6. Valid Delay Timings CLK Tx Signal Tx V Valid Valid Tpw D0004-00 NOTES: Tx=T7, T11 (Valid Delay) Tpw=T14 (Pulse Width) V=VREF for Low Power GTL+ signal group; 1.25 V for CMOS, Open-Drain, and TAP signal groups 28 Datasheet Pentium(R) II Processor - Low Power Figure 7. Setup and Hold Timings CLK Ts Signal Th V Valid D0005-00 NOTES: Ts=T8, T12 (Setup Time) Th=T9, T13 (Hold Time) V=VREF for Low Power GTL+ signals; 1.25 V for CMOS and TAP signals Figure 8. Cold/Warm Reset and Configuration Timings BCLK Tu Tt RESET# Tv Ty Configuration (A20M#, IGNNE#, INTR, NMI) Configuration (A[15:5], BREQ0#, FLUSH#, INIT#, PICD0) Tz Tx Valid Safe Tw Valid D0006-01 NOTES: Tt=T9 (Low Power GTL+ Input Hold Time) Tu=T8 (Low Power GTL+ Input Setup Time) Tv=T10 (RESET# Pulse Width) Tw=T16 (Reset Configuration Signals (A[15:5]#, BREQ0#, FLUSH#, INIT#, PICD0) Setup Time) Tx=T17 (Reset Configuration Signals (A[15:5]#, BREQ0#, FLUSH#, INIT#, PICD0) Hold Time) T20 (Reset Configuration Signals (A20M#, IGNNE#, INTR, NMI) Hold Time) Ty=T19 (Reset Configuration Signals (A20M#, IGNNE#, INTR, NMI) Delay Time) Tz=T18 (Reset Configuration Signals (A20M#, IGNNE#, INTR, NMI) Setup Time) Datasheet 29 Pentium(R) II Processor - Low Power Figure 9. Power-On Reset Timings BCLK VCCP, , VCC, VREF PWRGOOD VIH,min VIL,max Ta Tb RESET# Tc Configuration (A20M#, IGNNE#, INTR, NMI) Valid Ratio D0007-01 NOTES: Ta=T15 (PWRGOOD Inactive Pulse Width) Tb=T10 (RESET# Pulse Width) Tc=T20 (Reset Configuration Signals (A20M#, IGNNE#, INTR, NMI) Hold Time) Figure 10. Test Timings (Boundary Scan) TCK TDI, TMS Tv Tw Tr Ts 1.25V Input Signals Tx Tu Ty Tz TDO Output Signals D0008-00 NOTES: Tr=T43 (All Non-Test Inputs Setup Time) Ts=T44 (All Non-Test Inputs Hold Time) Tu=T40 (TDO Float Delay) Tv=T37 (TDI, TMS Setup Time) Tw=T38 (TDI, TMS Hold Time) Tx=T39 (TDO Valid Delay) Ty=T41 (All Non-Test Outputs Valid Delay) Tz=T42 (All Non-Test Outputs Float Delay) 30 Datasheet Pentium(R) II Processor - Low Power Figure 11. Test Reset Timings 1.25V TRST# Tq D0009-00 NOTES: Tq=T36 (TRST# Pulse Width) Figure 12. Quick Start/Deep Sleep Timing Normal BCLK Quick Start Deep Sleep Running Normal Running Tv STPCLK# Tx CPU bus Quick Start Ty stpgnt SLP# Tz Tw Compatibility Signals Changing Frozen V0010-00 NOTES: Tv=T45 (Stop Grant Acknowledge Bus Cycle Completion to Clock Shut Off Delay) Tw=T46 (Setup Time to Input Signal Hold Requirement) Tx=T47 (Deep Sleep PLL Lock Latency) Ty=T48 (PLL lock to STPCLK# Hold Time) Tz=T49 (Input Signal Hold Time) Datasheet 31 Pentium(R) II Processor - Low Power Figure 13. Stop Grant/Sleep/Deep Sleep Timing Normal BCLK Stop Grant Sleep Deep Sleep Running Stop Grant Sleep Normal Running Tv STPCLK# Ty CPU bus stpgnt Tw Tt Tx SLP# Tu Compatibility Signals Changing Tz Frozen Changing V0011-00 NOTES: Tt=T50 (Stop Grant Acknowledge Bus Cycle Completion to SLP# Assertion Delay) Tu=T51 (Setup Time to Input Signal Hold Requirement) Tv=T52 (SLP# assertion to clock shut off delay) Tw=T47 (Deep Sleep PLL lock latency) Tx=T54 (SLP# Hold Time) Ty=T55 (STPCLK# Hold Time) Tz=T56 (Input Signal Hold Time) 32 Datasheet Pentium(R) II Processor - Low Power 4.0 System Signal Simulations Many scenarios have been simulated to generate a set of Low Power GTL+ processor system bus layout guidelines which are available in the Mobile Pentium(R) II Processor System Bus Layout Guideline (order number 243672). Systems must be simulated using the IBIS model to determine if they are compliant with this specification. 4.1 System Bus Clock (BCLK) Signal Quality Specifications Table 23 and Figure 14 show the signal quality for the system bus clock (BCLK) signal as measured at the processor. The timings illustrated in Figure 14 are taken from Table 15 on page 25. BCLK is a 2.5 V clock. Table 23. BCLK Signal Quality Specifications Symbol Parameter Min V1 VIL,BCLK V2 VIH,BCLK 1.8 V3 VIN Absolute Voltage Range -0.7 V4 Rising Edge Ringback V5 Falling Edge Ringback Max Unit Figure 0.7 V 14 V 14 Note 1 3.5 V 14 Undershoot, Overshoot V 14 Absolute Value 2 0.7 V 14 Absolute Value 2 4 V/ns 14 1.8 BCLK rising/falling slew rate 0.8 Notes Note 1 NOTE: 1. BCLK must rise/fall monotonically between VIL,BCLK and VIH,BCLK. 2. The rising and falling edge ringback voltage specified is the minimum (rising) or maximum (falling) absolute voltage the BCLK signal can dip back to after passing the VIH,BCLK (rising) or VIL,BCLK (falling) voltage limits. Figure 14. BCLK Generic Clock Waveform T3 V3 V4 V2 V1 V5 T6 V3 T4 T5 V0012-00 Datasheet 33 Pentium(R) II Processor - Low Power 4.2 Low Power GTL+ Signal Quality Specifications Table 24 and Figure 15 illustrate the Low Power GTL+ signal quality specifications for the Pentium II Processor - Low Power. Refer to the Pentium(R) II Processor Developer's Manual for the GTL+ buffer specification. Table 24. Low Power GTL+ Signal Group Ringback Specification Symbol Parameter Min Unit Figure Notes 100 mV 15 Notes 1, 2 ns 15 Notes 1, 2 Overshoot Minimum Time at High 1 Amplitude of Ringback -100 mV 15 Notes 1, 2, 3 Final Settling Voltage 100 mV 15 Notes 1, 2 Duration of Sequential Ringback N/A ns 15 Notes 1, 2 NOTE: 1. Specified for the edge rate of 0.3 - 0.8 V/ns. See Figure 15 for the generic waveform. 2. All values determined by design/characterization. 3. Ringback below VREF +100 mV is not authorized during low to high transitions. Ringback above VREF 100 mV is not authorized during high to low transitions. Figure 15. Low to High, Low Power GTL+ Receiver Ringback Tolerance VIH,BCLK VREF+0.2V VREF VREF-0.2V VIL,BCLK Vstart Clock Time V0014-00 NOTE: High-to-low case is analogous. 34 Datasheet Pentium(R) II Processor - Low Power 4.3 Non-Low Power GTL+ Signal Quality Specifications Signals driven to the Pentium II Processor - Low Power should meet signal quality specifications to ensure that the processor reads data properly and that incoming signals do not affect the longterm reliability of the processor. There are three signal quality parameters defined: overshoot/ undershoot, ringback and settling limit. All three signal quality parameters are shown in Figure 16 for non-GTL+ signal groups. 4.3.1 Overshoot and Undershoot Guidelines Overshoot (or undershoot) is the absolute value of the maximum voltage above the nominal high voltage or below VSS. The overshoot/undershoot guideline limits transitions beyond VCC or VSS due to the fast signal edge rates. The processor can be damaged by repeated overshoot events on 2.5 V tolerant buffers if the charge is large enough (i.e., if the overshoot is great enough). However, excessive ringback is the dominant detrimental system timing effect resulting from overshoot/undershoot (i.e., violating the overshoot/undershoot guideline will make it difficult to satisfy the ringback specification). The overshoot/undershoot guideline is 0.8 V and assumes the absence of diodes on the input. These guidelines should be verified in simulations without the onchip ESD protection diodes present because the diodes will begin clamping the 2.5 V tolerant signals beginning at approximately 1.25 V above VCC and 0.5 V below VSS. If the signals do not reach the clamping voltage, this will not be an issue. A system should not rely on the diodes for overshoot/undershoot protection as this will negatively affect the life of the components and make meeting the ringback specification very difficult. Figure 16. Non-GTL+ Overshoot/Undershoot and Ringback Settling Limit Overshoot VHI=2.5V Rising-Edge Ringback Falling-Edge Ringback Settling Limit VLO VSS Time Datasheet Undershoot V0015-00 35 Pentium(R) II Processor - Low Power 4.3.2 Ringback Specification Ringback refers to the amount of reflection seen after a signal has switched. The ringback specification is the voltage that the signal rings back to after achieving its maximum absolute value. Excessive ringback can cause false signal detection or extend the propagation delay. The ringback specification applies to the input signal of each receiving agent. Violations of the signal Ringback specification are not allowed under any circumstances for the non-GTL+ signals. Ringback can be simulated with or without the input protection diodes that can be added to the input buffer model. However, signals that reach the clamping voltage should be evaluated further. See Table 25 for the signal ringback specifications for non-GTL+ signals. 4.3.3 Settling Limit Guideline Settling limit defines the maximum amount of ringing at the receiving signal that a signal may reach before its next transition. The amount allowed is 10% of the total signal swing (VHI - VLO) above and below its final value. A signal should be within the settling limits of its final value, when either in its high state or low state, before its next transition. Signals that are not within their settling limit before transitioning are at risk of unwanted oscillations that could jeopardize signal integrity. Simulations to verify settling limit may be done either with or without the input protection diodes present. Violation of the settling limit guideline is acceptable if simulations of 5 to 10 successive transitions do not show the amplitude of the ringing increasing in the subsequent transitions. Table 25. Signal Ringback Specifications for Non-GTL+ Signals Transition Maximum Ringback (with Input Diodes Present) Figure Non-GTL+ Signals 01 1.7 V 16 Non-GTL+ Signals 10 0.7 V 16 Input Signal Group 36 Datasheet Pentium(R) II Processor - Low Power 5.0 Mechanical Specifications 5.1 Dimensions The Pentium(R) II Processor - Low Power is packaged in a PBGA-B615 package (also known as BGA1) with the back of the processor die exposed on top. The mechanical specifications for the surface-mount package are provided in Table 26. Figure 17 shows the top and side views of the surface-mount package, and Figure 18 shows the bottom view of the surface-mount package. For component handling, the substrate may only be contacted within the shaded region between the keepout outline and the edge of the substrate. Table 26. Surface-Mount BGA1 Package Specifications Symbol Min Max Unit A Overall Height, as delivered 2.29 2.79 mm A1 Ball Height, as delivered 0.76 1.10 mm A2 Die Height 1.23 1.38 mm b Ball Diameter 0.78 REF D Package Width D1 Die Width E Package Length 34.850 e Ball Pitch 1.270 30.850 31.150 10.36 REF mm mm mm 35.150 mm mm E1 Die Length K Keepout Outline to Edge of Substrate 5 REF mm K1 Keepout Outline to Edge of Substrate at Corner 7 REF mm N Ball Count S1 Outer Ball Center to Short Edge of Substrate 1.625 REF mm S2 Outer Ball Center to Long Edge of Substrate 0.895 REF mm PDIE W Datasheet Parameter Allowable Pressure on the Die for Thermal Solution Package Weight 17.36 REF mm 615 each -- 689 kPa 3.71 4.52 grams 37 Pentium(R) II Processor - Low Power Figure 17. Surface-Mount BGA1 Package-Top and Side View A1 die 8x K1 (O 0.650) 4x K A2 D ink swatch ink swatch E E1 (2x 1.500) (2x 2.032) (2x 0.570) (O 1.150) D1 A substrate keepout outline (2x 1.800) V0026-00 NOTES: Dimensions in parentheses are for reference only. All dimensions are in millimeters. Figure 18. Surface-Mount BGA1 Package-Bottom View e S2 Ob S1 AF AE AD AC AB AA Y W V U T R P e N M L K J H G F E D C B A 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 V0025-01 38 Datasheet Pentium(R) II Processor - Low Power 5.2 Signal Listings Figure 19 is a topside view of the ball map of the Pentium II Processor - Low Power with the voltage balls called out. Table 27 lists the signals in ball number order. Table 28 and Table 29 list the signals in signal name order. Figure 19. Ball Map - Top View 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 VSS VSS A29# VSS A26# A34# VSS VSS NC VSS NC NC VSS D0# VSS VSS D5# D3# VSS D18# D16# VSS NC EDG A35# CTRLN A19# A22# A30# A24# TESTHI NC NC NC NC NC NC D6# D15# D17# D2# D7# D13# D26# D31# VSS VSS A25# A17# A31# A33# RESET# BERR# NC NC NC NC NC D4# D1# D10# D14# D19# D21# D24# D27# D29# D35# A28# VSS TESTLO TESTLO VSS A16# A12# A11# A B VSS C VSS NC NC D A23# A20# VSS A27# VREF VSS NC NC VSS VREF D9# VSS D20# D22# VSS D32# D28# VSS D33# A13# TESTLO VSS NC A21# VREF A18# A32# NC NC NC D8# D12# D11# D30# D23# D25# VSS VREF D34# D39# NC A3# A15# A5# A10# NC NC NC NC NC NC NC NC NC NC NC NC NC NC D37 D36# D43# NC VCCP A8# A6# VSS A14# NC NC NC VSS VCC VSS VCC VSS VCC VSS VCC NC NC NC D38 VSS D44# NC E F G H A7# A4# A9# AP0# NC NC NC VCC VSS VCC VSS VCC VSS VCC VSS NC NC NC D45# D42# D51# D49# RSP# AP1# VREF NC NC NC VSS VCC VSS VCC VSS VCC VSS VCC NC NC NC D48# D47# D41# D52# D40# VSS TESTHI3 VSS VSS TESTHI3 NC NC NC VCC VSS VCC VSS VCC VSS VCC VSS NC NC NC D59# VSS VSS D57# VSS J TESTHI3 BNR# K L REQ1# BPRI# REQ4# REQ0# TESTHI NC NC NC VSS VCC VSS VCC VSS VCC VSS VCC NC NC NC D54# VREF D55# D46# D53# DEFER# REQ2# TESTHI3 LOCK# TRDY# NC NC NC VCC VSS VCC VSS VCC VSS VCC VSS NC NC NC D61# D56# D50# D58# D60# VSS D63# D62# VSS M N VSS REQ3# HITM# VSS VREF NC NC NC VSS VCC VSS VCC VSS VCC VSS VCC NC NC NC DEP7# VSS DBSY# DRDY# HIT# NC NC NC VCC VSS VCC VSS VCC VSS VCC VSS NC NC NC DEP0# DEP3# DEP5# DEP6# RS2# RS1# PWRGOOD NC BPM1# VREF DEP1# DEP2# DEP4# P RP# VSS R BREQ0# RS0# NC NC VSS VCC VSS VCC VSS VCC VSS VCC NC NC NC SLP# NC NC NC VCC VSS VCC VSS VCC VSS VCC VSS NC NC NC BP3# TDI NC NC NC VSS VCC VSS VCC VSS VCC VSS VCC NC NC NC PICD1 PICCLK TESTHI3 BP2# BPM0# T VSS ADS# THERMDA VSS VSS PRDY# BINIT# VSS U AERR# VCCP THERMDC NC V BSEL NC TMS VCCP NC NC NC VCC VSS VCC VSS VCC VSS VCC VSS NC NC NC NC INTR PREQ# TESTHI TRST# VSS VSS VCCP NC NC NC VSS VCC VSS VCC VSS VCC VSS VCC NC NC NC NC VSS SMI# FERR# TESTLO NC NC NC VCC VSS VCC VSS VCC VSS VCC VSS NC NC NC NC NC W VSS PICD0 Y VSS TCK VCCP VCCP VSS AA STPCLK# A20M# INIT# IERR# NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NMI VCCP NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC VSS VSS VCC TESTHI2 NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC AB TDO IGNNE# NC AC FLUSH# TESTHI2 NC VSS TESTLO AD VSS VCCP VSS VSS VSS VSS VSS VSS VSS NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC VSS BCLK VSS PLL2 PLL1 VSS NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC NC AE AF V0024-01 VCC Datasheet VCCP VSS Other Analog Decoupling 39 Pentium(R) II Processor - Low Power Table 27. Signal Listing in Order by Ball Number (Sheet 1 of 5) Ball No. 40 Signal Name A2 VSS A3 A4 Ball No. Signal Name Ball No. Signal Name Ball No. Signal Name B8 TESTHI C14 NC D20 VSS VSS B9 NC C15 D4# D21 D32# A29# B10 NC C16 D1# D22 D28# A5 VSS B11 NC C17 D10# D23 VSS A6 A26# B12 NC C18 D14# D24 D33# A7 A34# B13 NC C19 D19# E1 A16# A8 VSS B14 NC C20 D21# E2 A12# A9 VSS B15 D6# C21 D24# E3 A13# A10 NC B16 D15# C22 D27# E4 TESTLO A11 VSS B17 D17# C23 D29# E5 VSS A12 NC B18 D2# C24 D35# E6 NC A13 NC B19 D7# D1 A28# E7 A21# A14 VSS B20 D13# D2 VSS E8 VREF A15 D0# B21 D26# D3 TESTLO E9 A18# A16 VSS B22 D31# D4 TESTLO E10 A32# A17 VSS B23 VSS D5 VSS E11 NC A18 D5# B24 VSS D6 A23# E12 NC A19 D3# C1 VSS D7 A20# E13 NC A20 VSS C2 NC D8 VSS E14 D8# A21 D18# C3 NC D9 A27# E15 D12# A22 D16# C4 A25# D10 VREF E16 D11# A23 VSS C5 A17# D11 VSS E17 D30# A24 NC C6 A31# D12 NC E18 D23# B1 VSS C7 A33# D13 NC E19 D25# B2 EDGCTRLN C8 RESET# D14 VSS E20 VSS B3 A35# C9 BERR# D15 VREF E21 VREF B4 A19# C10 NC D16 D9# E22 D34# B5 A22# C11 NC D17 VSS E23 D39# B6 A30# C12 NC D18 D20# E24 NC B7 A24# C13 NC D19 D22# F1 A11# F2 A3# G8 NC H15 VCC J21 D47# F3 A15# G9 VSS H16 VSS J22 D41# F4 A5# G10 VCC H17 NC J23 D52# F5 A10# G11 VSS H18 NC J24 D40# F6 NC G12 VCC H19 NC K1 VSS F7 NC G13 VSS H20 D45# K2 TESTHI3 Datasheet Pentium(R) II Processor - Low Power Table 27. Signal Listing in Order by Ball Number (Sheet 2 of 5) Ball No. F8 Datasheet Signal Name NC Ball No. Signal Name G14 VCC Ball No. H21 Signal Name D42# Ball No. K3 Signal Name VSS F9 NC G15 VSS H22 D51# K4 VSS F10 NC G16 VCC H23 D49# K5 TESTHI3 F11 NC G17 NC J1 TESTHI3 K6 NC F12 NC G18 NC J2 BNR# K7 NC F13 NC G19 NC J3 RSP# K8 NC F14 NC G20 D38# J4 AP1# K9 VCC F15 NC G21 VSS J5 VREF K10 VSS F16 NC G22 D44# J6 NC K11 VCC F17 NC G23 NC J7 NC K12 VSS F18 NC H2 A7# J8 NC K13 VCC F19 NC H3 A4# J9 VSS K14 VSS F20 D37# H4 A9# J10 VCC K15 VCC F21 D36# H5 AP0# J11 VSS K16 VSS F22 D43# H6 NC J12 VCC K17 NC F23 NC H7 NC J13 VSS K18 NC F24 VCCP H8 NC J14 VCC K19 NC G2 A8# H9 VCC J15 VSS K20 D59# G3 A6# H10 VSS J16 VCC K21 VSS G4 VSS H11 VCC J17 NC K22 VSS G5 A14# H12 VSS J18 NC K23 D57# G6 NC H13 VCC J19 NC K24 VSS G7 NC H14 VSS J20 D48# L1 REQ1# L2 BPRI# M8 NC N14 VCC P20 DEP0# L3 REQ4# M9 VCC N15 VSS P21 DEP3# L4 REQ0# M10 VSS N16 VCC P22 DEP5# L5 TESTHI M11 VCC N17 NC P23 DEP6# L6 NC M12 VSS N18 NC P24 VSS L7 NC M13 VCC N19 NC R1 BREQ0# L8 NC M14 VSS N20 DEP7# R2 RS0# L9 VSS M15 VCC N21 VSS R3 RS2# L10 VCC M16 VSS N22 D63# R4 RS1# L11 VSS M17 NC N23 D62# R5 PWRGOOD L12 VCC M18 NC N24 VSS R6 NC L13 VSS M19 NC P1 VSS R7 NC L14 VCC M20 D61# P2 DBSY# R8 NC L15 VSS M21 D56# P3 RP# R9 VSS 41 Pentium(R) II Processor - Low Power Table 27. Signal Listing in Order by Ball Number (Sheet 3 of 5) Ball No. L16 42 Signal Name VCC Ball No. M22 Signal Name D50# Ball No. P4 Signal Name DRDY# Ball No. R10 Signal Name VCC L17 NC M23 D58# P5 HIT# R11 VSS L18 NC M24 D60# P6 NC R12 VCC L19 NC N1 VSS P7 NC R13 VSS L20 D54# N2 REQ3# P8 NC R14 VCC L21 VREF N3 HITM# P9 VCC R15 VSS L22 D55# N4 VSS P10 VSS R16 VCC L23 D46# N5 VREF P11 VCC R17 NC L24 D53# N6 NC P12 VSS R18 NC M1 DEFER# N7 NC P13 VCC R19 NC M2 REQ2# N8 NC P14 VSS R20 BPM1# M3 TESTHI3 N9 VSS P15 VCC R21 VREF M4 LOCK# N10 VCC P16 VSS R22 DEP1# M5 TRDY# N11 VSS P17 NC R23 DEP2# M6 NC N12 VCC P18 NC R24 DEP4# M7 NC N13 VSS P19 NC T1 VSS T2 ADS# U8 NC V15 VCC W23 PICD0 T3 THERMDA U9 VSS V16 VSS Y1 VSS T4 VSS U10 VCC V17 NC Y2 TCK T5 SLP# U11 VSS V18 NC Y3 SMI# T6 NC U12 VCC V19 NC Y4 FERR# T7 NC U13 VSS V20 NC Y5 TESTLO T8 NC U14 VCC V21 INTR Y6 NC T9 VCC U15 VSS V22 PREQ# Y7 NC T10 VSS U16 VCC V23 TESTHI Y8 NC T11 VCC U17 NC W2 TRST# Y9 VCC T12 VSS U18 NC W3 VSS Y10 VSS T13 VCC U19 NC W4 VSS Y11 VCC T14 VSS U20 PICD1 W5 VCCP Y12 VSS T15 VCC U21 PICCLK W6 NC Y13 VCC T16 VSS U22 TESTHI3 W7 NC Y14 VSS T17 NC U23 BP2# W8 NC Y15 VCC T18 NC U24 BPM0# W9 VSS Y16 VSS T19 NC V2 BSEL W10 VCC Y17 NC T20 BP3# V3 NC W11 VSS Y18 NC T21 VSS V4 TMS W12 VCC Y19 NC T22 PRDY# V5 VCCP W13 VSS Y20 NC Datasheet Pentium(R) II Processor - Low Power Table 27. Signal Listing in Order by Ball Number (Sheet 4 of 5) Ball No. Datasheet Signal Name Ball No. Signal Name Ball No. Signal Name Ball No. Signal Name T23 BINIT# V6 NC W14 VCC Y21 NC T24 VSS V7 NC W15 VSS Y22 VCCP U1 AERR# V8 NC W16 VCC Y23 VCCP U2 VCCP V9 VCC W17 NC Y24 VSS U3 THERMDC V10 VSS W18 NC AA1 STPCLK# U4 NC V11 VCC W19 NC AA2 A20M# U5 TDI V12 VSS W20 NC AA3 INIT# U6 NC V13 VCC W21 VSS AA4 IERR# U7 NC V14 VSS W22 VSS AA5 NC AA6 NC AB12 NC AC18 NC AD24 NC AA7 NC AB13 NC AC19 NC AE1 VSS AA8 NC AB14 NC AC20 NC AE2 VSS AA9 NC AB15 NC AC21 NC AE3 VSS AA10 NC AB16 NC AC22 NC AE4 VSS AA11 NC AB17 NC AC23 VSS AE5 VSS AA12 NC AB18 NC AC24 VSS AE6 VSS AA13 NC AB19 NC AD1 VSS AE7 VSS AA14 NC AB20 NC AD2 VCCP AE8 NC AA15 NC AB21 NC AD3 VCC AE9 NC AA16 NC AB22 NC AD4 TESTHI2 AE10 NC AA17 NC AB23 NC AD5 NC AE11 NC AA18 NC AB24 NC AD6 NC AE12 NC AA19 NC AC1 FLUSH# AD7 NC AE13 NC AA20 NC AC2 TESTHI2 AD8 NC AE14 NC AA21 NC AC3 NC AD9 NC AE15 NC AA22 NC AC4 VSS AD10 NC AE16 NC AA23 NC AC5 TESTLO AD11 NC AE17 NC AA24 NMI AC6 NC AD12 NC AE18 NC AB1 TDO AC7 NC AD13 NC AE19 NC AB2 IGNNE# AC8 NC AD14 NC AE20 NC AB3 NC AC9 NC AD15 NC AE21 NC AB4 VCCP AC10 NC AD16 NC AE22 NC AB5 NC AC11 NC AD17 NC AE23 NC AB6 NC AC12 NC AD18 NC AE24 NC AB7 NC AC13 NC AD19 NC AF1 NC AB8 NC AC14 NC AD20 NC AF2 VSS AB9 NC AC15 NC AD21 NC AF3 BCLK 43 Pentium(R) II Processor - Low Power Table 27. Signal Listing in Order by Ball Number (Sheet 5 of 5) Ball No. AB10 Signal Name NC Ball No. AC16 Signal Name NC Ball No. AD22 Signal Name NC Ball No. Signal Name AF4 VSS AB11 NC AC17 NC AD23 NC AF5 PLL2 AF6 PLL1 AF11 NC AF16 NC AF21 NC AF7 VSS AF12 NC AF17 NC AF22 NC AF8 NC AF13 NC AF18 NC AF23 NC AF9 NC AF14 NC AF19 NC AF24 NC AF10 NC AF15 NC AF20 NC Table 28. Signal Listing in Order by Signal Name (Sheet 1 of 3) Ball No. 44 Signal Name Signal Buffer Type Ball No. Signal Name Signal Buffer Type F2 A3# Low Power GTL+ I/O C7 A33# Low Power GTL+ I/O H3 A4# Low Power GTL+ I/O A7 A34# Low Power GTL+ I/O F4 A5# Low Power GTL+ I/O B3 A35# Low Power GTL+ I/O G3 A6# Low Power GTL+ I/O AA2 A20M# 2.5 V CMOS Input H2 A7# Low Power GTL+ I/O T2 ADS# Low Power GTL+ I/O G2 A8# Low Power GTL+ I/O U1 AERR# Low Power GTL+ I/O H4 A9# Low Power GTL+ I/O H5 AP0# Low Power GTL+ I/O F5 A10# Low Power GTL+ I/O J4 AP1# Low Power GTL+ I/O F1 A11# Low Power GTL+ I/O AF3 BCLK Processor Clock Input E2 A12# Low Power GTL+ I/O C9 BERR# Low Power GTL+ I/O E3 A13# Low Power GTL+ I/O T23 BINIT# Low Power GTL+ I/O G5 A14# Low Power GTL+ I/O J2 BNR# Low Power GTL+ I/O F3 A15# Low Power GTL+ I/O U23 BP2# Low Power GTL+ I/O E1 A16# Low Power GTL+ I/O T20 BP3# Low Power GTL+ I/O C5 A17# Low Power GTL+ I/O U24 BPM0# Low Power GTL+ I/O E9 A18# Low Power GTL+ I/O R20 BPM1# Low Power GTL+ I/O B4 A19# Low Power GTL+ I/O L2 BPRI# Low Power GTL+ Input D7 A20# Low Power GTL+ I/O R1 BREQ0# Low Power GTL+ I/O E7 A21# Low Power GTL+ I/O V2 BSEL 2.5 V CMOS Input B5 A22# Low Power GTL+ I/O A15 D0# Low Power GTL+ I/O D6 A23# Low Power GTL+ I/O C16 D1# Low Power GTL+ I/O B7 A24# Low Power GTL+ I/O B18 D2# Low Power GTL+ I/O C4 A25# Low Power GTL+ I/O A19 D3# Low Power GTL+ I/O A6 A26# Low Power GTL+ I/O C15 D4# Low Power GTL+ I/O D9 A27# Low Power GTL+ I/O A18 D5# Low Power GTL+ I/O D1 A28# Low Power GTL+ I/O B15 D6# Low Power GTL+ I/O Datasheet Pentium(R) II Processor - Low Power Table 28. Signal Listing in Order by Signal Name (Sheet 2 of 3) Ball No. A4 Datasheet Signal Name A29# Signal Buffer Type Low Power GTL+ I/O Ball No. Signal Name Signal Buffer Type B19 D7# Low Power GTL+ I/O B6 A30# Low Power GTL+ I/O E14 D8# Low Power GTL+ I/O C6 A31# Low Power GTL+ I/O D16 D9# Low Power GTL+ I/O E10 A32# Low Power GTL+ I/O C17 D10# Low Power GTL+ I/O E16 D11# Low Power GTL+ I/O J22 D41# Low Power GTL+ I/O E15 D12# Low Power GTL+ I/O H21 D42# Low Power GTL+ I/O B20 D13# Low Power GTL+ I/O F22 D43# Low Power GTL+ I/O C18 D14# Low Power GTL+ I/O G22 D44# Low Power GTL+ I/O B16 D15# Low Power GTL+ I/O H20 D45# Low Power GTL+ I/O A22 D16# Low Power GTL+ I/O L23 D46# Low Power GTL+ I/O B17 D17# Low Power GTL+ I/O J21 D47# Low Power GTL+ I/O A21 D18# Low Power GTL+ I/O J20 D48# Low Power GTL+ I/O C19 D19# Low Power GTL+ I/O H23 D49# Low Power GTL+ I/O D18 D20# Low Power GTL+ I/O M22 D50# Low Power GTL+ I/O C20 D21# Low Power GTL+ I/O H22 D51# Low Power GTL+ I/O D19 D22# Low Power GTL+ I/O J23 D52# Low Power GTL+ I/O E18 D23# Low Power GTL+ I/O L24 D53# Low Power GTL+ I/O C21 D24# Low Power GTL+ I/O L20 D54# Low Power GTL+ I/O E19 D25# Low Power GTL+ I/O L22 D55# Low Power GTL+ I/O B21 D26# Low Power GTL+ I/O M21 D56# Low Power GTL+ I/O C22 D27# Low Power GTL+ I/O K23 D57# Low Power GTL+ I/O D22 D28# Low Power GTL+ I/O M23 D58# Low Power GTL+ I/O C23 D29# Low Power GTL+ I/O K20 D59# Low Power GTL+ I/O E17 D30# Low Power GTL+ I/O M24 D60# Low Power GTL+ I/O B22 D31# Low Power GTL+ I/O M20 D61# Low Power GTL+ I/O D21 D32# Low Power GTL+ I/O N23 D62# Low Power GTL+ I/O D24 D33# Low Power GTL+ I/O N22 D63# Low Power GTL+ I/O E22 D34# Low Power GTL+ I/O P2 DBSY# Low Power GTL+ I/O C24 D35# Low Power GTL+ I/O M1 DEFER# Low Power GTL+ Input F21 D36# Low Power GTL+ I/O P20 DEP0# Low Power GTL+ I/O F20 D37# Low Power GTL+ I/O R22 DEP1# Low Power GTL+ I/O G20 D38# Low Power GTL+ I/O R23 DEP2# Low Power GTL+ I/O E23 D39# Low Power GTL+ I/O P21 DEP3# Low Power GTL+ I/O J24 D40# Low Power GTL+ I/O R24 DEP4# Low Power GTL+ I/O P22 DEP5# Low Power GTL+ I/O R2 RS0# Low Power GTL+ Input P23 DEP6# Low Power GTL+ I/O R4 RS1# Low Power GTL+ Input N20 DEP7# Low Power GTL+ I/O R3 RS2# Low Power GTL+ Input 45 Pentium(R) II Processor - Low Power Table 28. Signal Listing in Order by Signal Name (Sheet 3 of 3) Ball No. 46 Signal Name Signal Buffer Type P4 DRDY# Low Power GTL+ I/O B2 EDGCTRLN Y4 FERR# AC1 Ball No. Signal Name Signal Buffer Type J3 RSP# Low Power GTL+ Input Low Power GTL+ Control T5 SLP# 2.5 V CMOS Input 2.5 V Open Drain Output Y3 SMI# 2.5 V CMOS Input FLUSH# 2.5 V CMOS Input AA1 STPCLK# 2.5 V CMOS Input P5 HIT# Low Power GTL+ I/O Y2 TCK JTAG Clock Input N3 HITM# Low Power GTL+ I/O U5 TDI JTAG Input AA4 IERR# 2.5 V Open Drain Output AB1 TDO JTAG Output AB2 IGNNE# 2.5 V CMOS Input B8 TESTHI GTL+ Test Input AA3 INIT# 2.5 V CMOS Input L5 TESTHI GTL+ Test Input V21 INTR 2.5 V CMOS Input V23 TESTHI GTL+ Test Input M4 LOCK# Low Power GTL+ I/O AC2 TESTHI2 CMOS Test Input AA24 NMI 2.5 V CMOS Input AD4 TESTHI2 CMOS Test Input U21 PICCLK APIC Clock Input J1 TESTHI3 GTL+ Test Input W23 PICD0 2.5 V Open Drain I/O K2 TESTHI3 GTL+ Test Input U20 PICD1 2.5 V Open Drain I/O K5 TESTHI3 GTL+ Test Input AF6 PLL1 PLL Analog Voltage M3 TESTHI3 GTL+ Test Input AF5 PLL2 PLL Analog Voltage U22 TESTHI3 GTL+ Test Input T22 PRDY# Low Power GTL+ Output D3 TESTLO Test Input V22 PREQ# 2.5 V CMOS Input D4 TESTLO Test Input R5 PWRGOOD 2.5 V CMOS Input E4 TESTLO Test Input L4 REQ0# Low Power GTL+ I/O Y5 TESTLO Test Input L1 REQ1# Low Power GTL+ I/O AC5 TESTLO Test Input M2 REQ2# Low Power GTL+ I/O T3 THERMDA Thermal Diode Anode N2 REQ3# Low Power GTL+ I/O U3 THERMDC Thermal Diode Cathode L3 REQ4# Low Power GTL+ I/O V4 TMS JTAG Input C8 RESET# Low Power GTL+ Input M5 TRDY# Low Power GTL+ Input P3 RP# Low Power GTL+ I/O W2 TRST# JTAG Input D10 VREF GTL+ Reference Voltage J5 VREF GTL+ Reference Voltage D15 VREF GTL+ Reference Voltage L21 VREF GTL+ Reference Voltage E8 VREF GTL+ Reference Voltage N5 VREF GTL+ Reference Voltage E21 VREF GTL+ Reference Voltage R21 VREF GTL+ Reference Voltage Datasheet Pentium(R) II Processor - Low Power Table 29. Voltage and No-Connect Ball Locations Signal Name Datasheet Ball Numbers NC A10, A12, A13, A24, B9, B10, B11, B12, B13, B14, C2, C3, C10, C11, C12, C13, C14, D12, D13, E6, E11, E12, E13, E24, F6, F7, F8, F9, F10, F11, F12, F13, F14, F15, F16, F17, F18, F19, F23, G6, G7, G8, G17, G18, G19, G23, H6, H7, H8, H17, H18, H19, J6, J7, J8, J17, J18, J19, K6, K7, K8, K17, K18, K19, L6, L7, L8, L17, L18, L19, M6, M7, M8, M17, M18, M19, N6, N7, N8, N17, N18, N19, P6, P7, P8, P17, P18, P19, R6, R7, R8, R17, R18, R19, T6, T7, T8, T17, T18, T19, U4, U6, U7, U8, U17, U18, U19, V3, V6, V7, V8, V17, V18, V19, V20, W6, W7, W8, W17, W18, W19, W20, Y6, Y7, Y8, Y17, Y18, Y19, Y20, Y21, AA5, AA6, AA7, AA8, AA9, AA10, AA11, AA12, AA13, AA14, AA15, AA16, AA17, AA18, AA19, AA20, AA21, AA22, AA23, AB3, AB5, AB6, AB7, AB8, AB9, AB10, AB11, AB12, AB13, AB14, AB15, AB16, AB17, AB18, AB19, AB20, AB21, AB22, AB23, AB24, AC3, AC6, AC7, AC8, AC9, AC10, AC11, AC12, AC13, AC14, AC15, AC16, AC17, AC18, AC19, AC20, AC21, AC22, AD5, AD6, AD7, AD8, AD9, AD10, AD11, AD12, AD13, AD14, AD15, AD16, AD17, AD18, AD19, AD20, AD21, AD22, AD23, AD24, AE8, AE9, AE10, AE11, AE12, AE13, AE14, AE15, AE16, AE17, AE18, AE19, AE20, AE21, AE22, AE23, AE24, AF1, AF8, AF9, AF10, AF11, AF12, AF13, AF14, AF15, AF16, AF17, AF18, AF19, AF20, AF21, AF22, AF23, AF24 VCC G10, G12, G14, G16, H9, H11, H13, H15, J10, J12, J14, J16, K9, K11, K13, K15, L10, L12, L14, L16, M9, M11, M13, M15, N10, N12, N14, N16, P9, P11, P13, P15, R10, R12, R14, R16, T9, T11, T13, T15, U10, U12, U14, U16, V9, V11, V13, V15, W10, W12, W14, W16, Y9, Y11, Y13, Y15, AD3 VCCP F24, U2, V5, W5, Y22, Y23, AB4, AD2 VSS A2, A3, A5, A8, A9, A11, A14, A16, A17, A20, A23, B1, B23, B24, C1, D2, D5, D8, D11, D14, D17, D20, D23, E5, E20, G4, G9, G11, G13, G15, G21, H10, H12, H14, H16, J9, J11, J13, J15, K1, K3, K4, K10, K12, K14, K16, K21, K22, K24, L9, L11, L13, L15, M10, M12, M14, M16, N1, N4, N9, N11, N13, N15, N21, N24, P1, P10, P12, P14, P16, P24, R9, R11, R13, R15, T1, T4, T10, T12, T14, T16, T21, T24, U9, U11, U13, U15, V10, V12, V14, V16, W3, W4, W9, W11, W13, W15, W21, W22, Y1, Y10, Y12, Y14, Y16, Y24, AC4, AC23, AC24, AD1, AE1, AE2, AE3, AE4, AE5, AE6, AE7, AF2, AF4, AF7 47 Pentium(R) II Processor - Low Power 6.0 Thermal Specifications In order to achieve proper cooling of the processor, a thermal solution (e.g., heat spreader, heat pipe, or other heat transfer system) must make firm contact to the exposed processor die. The processor die must be clean before the thermal solution is attached or the processor may be damaged. During all operating environments, the processor case temperature, TCASE, must be within the specified range of 0 C to 100 C. An A/D converter attached to the thermal diode can be used to measure the processor core temperature to ensure compliance with this specification. The designer is responsible for insuring that the thermal diode and A/D converter accurately track the processor temperature. The designer should verify this by correlating "sensor" output temperature with a thermocouple placed directly on the die surface. Refer to "Case Temperature" on page 50 for more details. Table 30. Pentium(R) II Processor - Low Power Specifications Symbol Parameter Min Typ1 Max2 Unit -- -- 11.8 9.8 W W at 50 C; Note 3 Notes TDP Thermal Design Power 333 MHz 266 MHz PSGNT Stop Grant and Auto Halt power 1.25 W at 50 C; Note 3 PQS Quick Start and Sleep power 500 mW at 50 C; Note 3 PDSLP Deep Sleep power 150 mW at 50 C; Note 3 TCASE Case Temperature 100 C 0 NOTE: 1. TDPTYP is a recommendation based on the power dissipation of the processor while executing publicly available software under normal operating conditions at nominal voltages. Contact your Intel Field Sales Representative for further information. 2. TDPMAX is a specification of the total power dissipation of the processor while executing a worst-case instruction mix under normal operating conditions at nominal voltages. It includes the power dissipated by all of the components within the processor. Specified by design/characterization. 3. Not 100% tested or guaranteed. The power specifications are composed of the current of the processor on the various voltage planes. These currents are measured and specified at high temperature in "DC Specifications" on page 22. These 50 C power specifications are determined by characterization of the processor currents at higher temperatures. 48 Datasheet Pentium(R) II Processor - Low Power 6.1 Thermal Diode The Pentium II Processor - Low Power has an on-die diode that can be used to monitor the die temperature. A thermal sensor located on the system electronics may use the diode to monitor the die temperature of the Pentium II Processor - Low Power for thermal management purposes. Table 31 and Table 32 provide the diode interface and specifications. Table 31. Thermal Diode Interface Signal Name Ball Number Signal Description THERMDA T3 Thermal diode anode THERMDC U3 Thermal diode cathode Table 32. Thermal Diode Specifications Symbol Parameter Min IFW Forward Bias Current 5 n Diode Ideality Factor 1.0000 Typ Max Unit 500 mA 1.0065 1.0173 Notes Note 1 Notes 2, 3, 4 NOTE: 1. Intel does not support or recommend operation of the thermal diode under reverse bias. Intel does not support or recommend operation of the thermal diode when the processor power supplies are not within their specified tolerance range. 2. At 35 C with a forward bias of 630 mV. 3. Not 100% tested. Specified by design/characterization. 4. The ideality factor, n, represents the deviation from ideal diode behavior as exemplified by the diode I/V equation: qV D - 1 I = I O e nkT Datasheet 49 Pentium(R) II Processor - Low Power 6.2 Case Temperature To verify that the proper TCASE (case temperature) is maintained for the Pentium II Processor Low Power, it should be measured at the center of the die on the package top surface. To minimize any measurement errors, the following techniques are recommended: * Use 36 gauge or finer diameter K, T or J type thermocouples. Intel's laboratory testing was done using a thermocouple made by Omega Engineering, Inc. (part number: 5TC-TTK-3636). * Attach the thermocouple bead or junction to the center of the die on the top package surface using highly thermally conductive cements. Intel's laboratory testing was done using OMEGABOND* cement (part number: OB100). Thermal grease provides equivalent temperature measurement results when used correctly but is not as mechanically resilient as cement. * The thermocouple should be attached at a 90 angle as shown in Figure 20. A horizontal thermocouple mount is acceptable. Figure 20. Technique for Measuring Case Temperature V0028-00 50 Datasheet Pentium(R) II Processor - Low Power 7.0 Processor Initialization and Configuration 7.1 Description The Pentium(R) II Processor - Low Power II has some configuration options that are determined by hardware and some that are determined by software. The processor samples its hardware configuration at reset, on the active-to-inactive transition of RESET#. Most of the configuration options for the Pentium II Processor - Low Power are identical to those of the Pentium II processor. The Pentium(R) II Processor Developer's Manual (order number 243502) describes these configuration options. New configuration options for the Pentium II Processor - Low Power are described in the remainder of this section. 7.1.1 Quick Start Enable The processor normally enters the Stop Grant state when the STPCLK# signal is asserted, but it will enter the Quick Start state instead if A15# is sampled active on the RESET# signal's active-toinactive transition. The Quick Start state supports snoops from the bus priority device like the Stop Grant state, but it does not support symmetric master snoops, nor is the latching of interrupts supported. A `1' in bit position 5 of the Power-On Configuration register indicates that the Quick Start state has been enabled. 7.1.2 System Bus Frequency The Pentium II Processor - Low Power will only function with a system bus frequency of 66 MHz. Bit position 19 of the Power-On Configuration register indicates at which speed a processor will run. A `0' in bit 19 indicates a 66-MHz bus frequency and a `1' indicates a 100-MHz bus frequency. 7.1.3 APIC Disable The APIC has been removed as a feature of the Pentium II Processor - Low Power. The PICCLK and PICD[1:0] signals must be tied to VSS with a 1 K resistor to disable the APIC. Driving PICD0 low at reset has the effect of clearing the APIC Global Enable bit in the APIC Base MSR. This bit is normally set when the processor is reset, but when it is cleared the APIC is completely disabled until the next reset. 7.2 Clock Frequencies and Ratios The Pentium II Processor - Low Power uses a clock design in which the bus clock is multiplied by a ratio to produce the processor's internal (or "core") clock. The ratio used is programmed into the processor during Reset. "System Bus Clock and Processor Clocking" on page 21 describes how this is done. The bus ratio programmed into the processor is visible in bit positions 22 to 25 of the Power-On Configuration register. Table 9 on page 21 shows the 4-bit codes in the Power-On Configuration register and their corresponding bus ratios. Datasheet 51 Pentium(R) II Processor - Low Power 8.0 Processor Interface 8.1 Alphabetical Signal Reference 8.1.1 A[35:3]# (I/O - Low Power GTL+) The A[35:3]# (Address) signals define a 2 36-byte physical memory address space. When ADS# is active, these signals transmit the address of a transaction; when ADS# is inactive, these signals transmit transaction information. These signals must be connected to the appropriate balls of both agents on the system bus. The A[35:24]# signals are protected with the AP1# parity signal, and the A[23:3]# signals are protected with the AP0# parity signal. On the active-to-inactive transition of RESET#, each processor bus agent samples A[35:3]# signals to determine its power-on configuration. See "Processor Initialization and Configuration" on page 51 and the Pentium(R) II Processor Developer's Manual for details. 8.1.2 A20M# (I - 2.5V Tolerant) If the A20M# (Address-20 Mask) input signal is asserted, the processor masks physical address bit 20 (A20#) before looking up a line in any internal cache and before driving a read/write transaction on the bus. Asserting A20M# emulates the 8086 processor's address wrap-around at the 1-Mbyte boundary. Assertion of A20M# is only supported in real mode. During active RESET#, the processor begins sampling the A20M#, IGNNE#, INTR and NMI values to determine the ratio of core-clock frequency to bus-clock frequency (see Table 9 on page 21). On the active-to-inactive transition of RESET#, the processor latches these signals and freezes the frequency ratio internally. System logic must then release these signals for normal operation. 8.1.3 ADS# (I/O - Low Power GTL+) The ADS# (Address Strobe) signal is asserted to indicate the validity of a transaction address on the A[35:3]# signals. Both bus agents observe the ADS# activation to begin parity checking, protocol checking, address decode, internal snoop or deferred reply ID match operations associated with the new transaction. This signal must be connected to the appropriate balls on both agents on the system bus. 8.1.4 AERR# (I/O - Low Power GTL+) The AERR# (Address Parity Error) signal is observed and driven by both system bus agents, and if used, must be connected to the appropriate balls of both agents on the system bus. AERR# observation is optionally enabled during power-on configuration; if enabled, a valid assertion of AERR# aborts the current transaction. If AERR# observation is disabled during power-on configuration, a central agent may handle an assertion of AERR# as appropriate to the error handling architecture of the system. 52 Datasheet Pentium(R) II Processor - Low Power 8.1.5 AP[1:0]# (I/O - Low Power GTL+) The AP[1:0]# (Address Parity) signals are driven by the request initiator along with ADS#, A[35:3]#, REQ[4:0]# and RP#. AP1# covers A[35:24]#. AP0# covers A[23:3]#. A correct parity signal is high if an even number of covered signals are low and low if an odd number of covered signals are low. This allows parity to be high when all the covered signals are high. AP[1:0]# should be connected to the appropriate balls on both agents on the system bus. 8.1.6 BCLK (I - 2.5V Tolerant) The BCLK (Bus Clock) signal determines the system bus frequency. Both system bus agents must receive this signal to drive their outputs and latch their inputs on the BCLK rising edge. All external timing parameters are specified with respect to the BCLK signal. 8.1.7 BERR# (I/O - Low Power GTL+) The BERR# (Bus Error) signal is asserted to indicate an unrecoverable error without a bus protocol violation. It may be driven by either system bus agent, and must be connected to the appropriate balls of both agents, if used. However, the Pentium II Processor - Low Power does not observe assertions of the BERR# signal. BERR# assertion conditions are defined by the system configuration. Configuration options enable the BERR# driver as follows: * * * * 8.1.8 Enabled or disabled Asserted optionally for internal errors along with IERR# Asserted optionally by the request initiator of a bus transaction after it observes an error Asserted by any bus agent when it observes an error in a bus transaction BINIT# (I/O - Low Power GTL+) The BINIT# (Bus Initialization) signal may be observed and driven by both system bus agents, and must be connected to the appropriate balls of both agents, if used. If the BINIT# driver is enabled during the power-on configuration, BINIT# is asserted to signal any bus condition that prevents reliable future information. If BINIT# is enabled during power-on configuration, and BINIT# is sampled asserted, all bus state machines are reset and any data which was in transit is lost. All agents reset their rotating ID for bus arbitration to the state after reset, and internal count information is lost. The L1 and L2 caches are not affected. If BINIT# is disabled during power-on configuration, a central agent may handle an assertion of BINIT# as appropriate to the Machine Check Architecture (MCA) of the system. 8.1.9 BNR# (I/O - Low Power GTL+) The BNR# (Block Next Request) signal is used to assert a bus stall by any bus agent that is unable to accept new bus transactions. During a bus stall, the current bus owner cannot issue any new transactions. Datasheet 53 Pentium(R) II Processor - Low Power Since multiple agents may need to request a bus stall simultaneously, BNR# is a wired-OR signal which must be connected to the appropriate balls of both agents on the system bus. In order to avoid wire-OR glitches associated with simultaneous edge transitions driven by multiple drivers, BNR# is activated on specific clock edges and sampled on specific clock edges. 8.1.10 BP[3:2]# (I/O - Low Power GTL+) The BP[3:2]# (Breakpoint) signals are the System Support group Breakpoint signals. They are outputs from the processor that indicate the status of breakpoints. 8.1.11 BPM[1:0]# (I/O - Low Power GTL+) The BPM[1:0]# (Breakpoint Monitor) signals are breakpoint and performance monitor signals. They are outputs from the processor that indicate the status of breakpoints and programmable counters used for monitoring processor performance. 8.1.12 BPRI# (I - Low Power GTL+) The BPRI# (Bus Priority Request) signal is used to arbitrate for ownership of the system bus. It must be connected to the appropriate balls on both agents on the system bus. Observing BPRI# active (as asserted by the priority agent) causes the processor to stop issuing new requests, unless such requests are part of an ongoing locked operation. The priority agent keeps BPRI# asserted until all of its requests are completed, and then releases the bus by deasserting BPRI#. 8.1.13 BREQ0# (I/O - Low Power GTL+) The BREQ0# (Bus Request) signal is a processor Arbitration Bus signal. The processor indicates that it wants ownership of the system bus by asserting the BREQ0# signal. During power-up configuration, the central agent must assert the BREQ0# bus signal. The processor samples BREQ0# on the active-to-inactive transition of RESET#. 8.1.14 BSEL (I - 2.5 V Tolerant) The BSEL (System Bus Speed Select) signal is used to configure the processor for the system bus frequency. A `1' on this signal configures the processor for 100 MHz operation and a `0' configures it for 66 MHz operation. This signal must be connected to V SS. 8.1.15 D[63:0]# (I/O - Low Power GTL+) The D[63:0]# (Data) signals are the data signals. These signals provide a 64-bit data path between both system bus agents, and must be connected to the appropriate balls on both agents. The data driver asserts DRDY# to indicate a valid data transfer. 54 Datasheet Pentium(R) II Processor - Low Power 8.1.16 DBSY# (I/O - Low Power GTL+) The DBSY# (Data Bus Busy) signal is asserted by the agent responsible for driving data on the system bus to indicate that the data bus is in use. The data bus is released after DBSY# is deasserted. This signal must be connected to the appropriate balls on both agents on the system bus. 8.1.17 DEFER# (I - Low Power GTL+) The DEFER# (Defer) signal is asserted by an agent to indicate that the transaction cannot be guaranteed in-order completion. Assertion of DEFER# is normally the responsibility of the addressed memory agent or I/O agent. This signal must be connected to the appropriate balls on both agents on the system bus. 8.1.18 DEP[7:0]# (I/O - Low Power GTL+) The DEP[7:0]# (Data Bus ECC Protection) signals provide optional ECC protection for the data bus. They are driven by the agent responsible for driving D[63:0]#, and must be connected to the appropriate balls on both agents on the system bus if they are used. During power-on configuration, DEP[7:0]# signals can be enabled for ECC checking or disabled for no checking. 8.1.19 DRDY# (I/O - Low Power GTL+) The DRDY# (Data Ready) signal is asserted by the data driver on each data transfer, indicating valid data on the data bus. In a multi-cycle data transfer, DRDY# can be deasserted to insert idle clocks. This signal must be connected to the appropriate balls on both agents on the system bus. 8.1.20 EDGCTRLN (Analog) This signal is used to configure the edge rate of the Low Power GTL+ output buffers. Connect the EDGCTRLN (Edge Rate Control N-FET) signal to V CC with a 51 , 1% resistor. 8.1.21 FERR# (O - 2.5 V Tolerant Open-drain) The FERR# (Floating-point Error) signal is asserted when the processor detects an unmasked floating-point error. FERR# is similar to the ERROR# signal on the Intel387 coprocessor, and is included for compatibility with systems using DOS-type floating-point error reporting. 8.1.22 FLUSH# (I - 2.5 V Tolerant) When the FLUSH# (Flush) input signal is asserted, the processor writes back all internal cache lines in the Modified state and invalidates all internal cache lines. At the completion of a flush operation, the processor issues a Flush Acknowledge transaction. The processor stops caching any new data while the FLUSH# signal remains asserted. On the active-to-inactive transition of RESET#, each processor bus agent samples FLUSH# to determine its power-on configuration. Datasheet 55 Pentium(R) II Processor - Low Power 8.1.23 HIT# (I/O - Low Power GTL+), HITM# (I/O - Low Power GTL+) The HIT# (Snoop Hit) and HITM# (Hit Modified) signals convey transaction snoop operation results, and must be connected to the appropriate balls on both agents on the system bus. Either bus agent can assert both HIT# and HITM# together to indicate that it requires a snoop stall, which can be continued by reasserting HIT# and HITM# together. 8.1.24 IERR# (O - 2.5 V Tolerant Open-drain) The IERR# (Internal Error) signal is asserted by the processor as the result of an internal error. Assertion of IERR# is usually accompanied by a SHUTDOWN transaction on the system bus. This transaction may optionally be converted to an external error signal (e.g., NMI) by system logic. The processor will keep IERR# asserted until it is handled in software or with the assertion of RESET#, BINIT or INIT#. 8.1.25 IGNNE# (I - 2.5 V Tolerant) The IGNNE# (Ignore Numeric Error) signal is asserted to force the processor to ignore a numeric error and continue to execute non-control floating-point instructions. If IGNNE# is deasserted, the processor freezes on a non-control floating-point instruction if a previous instruction caused an error. IGNNE# has no effect when the NE bit in control register 0 (CR0) is set. During active RESET#, the processor begins sampling the A20M#, IGNNE#, INTR and NMI values to determine the ratio of core-clock frequency to bus-clock frequency (see Table 9 on page 21). On the active-to-inactive transition of RESET#, the processor latches these signals and freezes the frequency ratio internally. System logic must then release these signals for normal operation. 8.1.26 INIT# (I - 2.5 V Tolerant) The INIT# (Initialization) signal is asserted to reset integer registers inside the processor without affecting the internal (L1 or L2) caches or the floating-point registers. The processor begins execution at the power-on reset vector configured during power-on configuration. The processor continues to handle snoop requests during INIT# assertion. INIT# is an asynchronous input. If INIT# is sampled active on RESET#'s active-to-inactive transition, then the processor executes its built-in self test (BIST). 8.1.27 INTR (I - 2.5 V Tolerant) The INTR (Interrupt) signal indicates that an external interrupt has been generated. The interrupt is maskable using the IF bit in the EFLAGS register. If the IF bit is set, the processor vectors to the interrupt handler after completing the current instruction execution. Upon recognizing the interrupt request, the processor issues a single Interrupt Acknowledge (INTA) bus transaction. INTR must remain active until the INTA bus transaction to guarantee its recognition. INTR must be deasserted for a minimum of two clocks to guarantee its inactive recognition. 56 Datasheet Pentium(R) II Processor - Low Power During active RESET#, the processor begins sampling the A20M#, IGNNE#, INTR and NMI values to determine the ratio of core-clock frequency to bus-clock frequency (see Table 9 on page 21). On the active-to-inactive transition of RESET#, the processor latches these signals and freezes the frequency ratio internally. System logic must then release these signals for normal operation. 8.1.28 LOCK# (I/O - Low Power GTL+) The LOCK# (Lock) signal indicates to the system that a sequence of transactions must occur atomically. This signal must be connected to the appropriate balls on both agents on the system bus. For a locked sequence of transactions, LOCK# is asserted from the beginning of the first transaction through the end of the last transaction. When the priority agent asserts BPRI# to arbitrate for bus ownership, it waits until it observes LOCK# deasserted. This enables the processor to retain bus ownership throughout the bus locked operation and guarantee the atomicity of lock. 8.1.29 NMI (I - 2.5 V Tolerant) The NMI (Non-Maskable Interrupt) indicates that an external interrupt has been generated. Asserting NMI causes an interrupt with an internally supplied vector value of 2. An external interrupt-acknowledge transaction is not generated. If NMI is asserted during the execution of an NMI service routine, it remains pending and is recognized after the IRET is executed by the NMI service routine. At most, one assertion of NMI is held pending. NMI is rising-edge sensitive. Active and inactive pulse widths must be a minimum of two clocks. During active RESET#, the processor begins sampling the A20M#, IGNNE#, INTR and NMI values to determine the ratio of core-clock frequency to bus-clock frequency (see Table 9 on page 21). On the active-to-inactive transition of RESET#, the processor latches these signals and freezes the frequency ratio internally. System logic must then release these signals for normal operation. 8.1.30 PICCLK (I - 2.5 V Tolerant) The PICCLK (APIC Clock) signal is an input clock to the processor and system logic or I/O APIC that is required for operation of the processor, system logic and I/O APIC components on the APIC bus. 8.1.31 PICD[1:0] (I/O - 2.5 V Tolerant Open-drain) The PICD[1:0] (APIC Data) signals are used for bidirectional serial message passing on the APIC bus. They must be connected to the appropriate balls of all APIC bus agents, including the processor and the system logic or I/O APIC components. If the PICD0 signal is sampled low on the active-to-inactive transition of the RESET# signal, then the APIC is hardware disabled. 8.1.32 PRDY# (O - Low Power GTL+) The PRDY# (Probe Ready) signal is a processor output used by debug tools to determine processor debug readiness. Datasheet 57 Pentium(R) II Processor - Low Power 8.1.33 PREQ# (I - 2.5 V Tolerant) The PREQ# (Probe Request) signal is used by debug tools to request debug operation of the processor. 8.1.34 PWRGOOD (I - 2.5 V Tolerant) PWRGOOD (Power Good) is a 2.5 V tolerant input. The processor requires this signal to be a clean indication that clocks and the power supplies (VCC, VCCP, etc.) are stable and within their specifications. Clean implies that the signal will remain low, (capable of sinking leakage current) and without glitches, from the time that the power supplies are turned on, until they come within specification. The signal will then transition monotonically to a high (2.5 V) state. Figure 21 illustrates the relationship of PWRGOOD to other system signals. PWRGOOD can be driven inactive at any time, but clocks and power must again be stable before the rising edge of PWRGOOD. It must also meet the minimum pulse width specified in Table 13 on page 24, and be followed by a 1 ms RESET# pulse. Figure 21. PWRGOOD Relationship at Power-On BCLK VCC, VCCP, VREF PWRGOOD VIH,min 1 msec RESET# D0026-00 The PWRGOOD signal, which must be supplied to the processor, is used to protect internal circuits against voltage sequencing issues. The PWRGOOD signal should be driven high throughout boundary scan operation. 8.1.35 REQ[4:0]# (I/O - Low Power GTL+) The REQ[4:0]# (Request Command) signals must be connected to the appropriate balls on both agents on the system bus. They are asserted by the current bus owner when it drives A[35:3]# to define the currently active transaction type. 8.1.36 RESET# (I - Low Power GTL+) Asserting the RESET# signal resets the processor to a known state and invalidates the L1 and L2 caches without writing back Modified (M state) lines. RESET# must remain active for one microsecond for a "warm" reset. For a power-on type reset, RESET# must stay active for at least 1 ms after VCC and BCLK have reached their proper DC and AC specifications and after PWRGOOD has been asserted. When observing active RESET#, all bus agents will deassert their outputs within two clocks. 58 Datasheet Pentium(R) II Processor - Low Power A number of bus signals are sampled at the active-to-inactive transition of RESET# for the poweron configuration. The configuration options are described in "Processor Initialization and Configuration" on page 51 and in the Pentium(R) II Processor Developer's Manual. Unless its outputs are three-stated during power-on configuration, after an active-to-inactive transition of RESET#, the processor optionally executes its built-in self-test (BIST) and begins program execution at reset-vector 000FFFF0H or FFFFFFF0H. RESET# must be connected to the appropriate balls on both agents on the system bus. 8.1.37 RP# (I/O - Low Power GTL+) The RP# (Request Parity) signal is driven by the request initiator, and provides parity protection on ADS# and REQ[4:0]#. RP# should be connected to the appropriate balls on both agents on the system bus. A correct parity signal is high if an even number of covered signals are low and low if an odd number of covered signals are low. This definition allows parity to be high when all covered signals are high. 8.1.38 RS[2:0]# (I - Low Power GTL+) The RS[2:0]# (Response Status) signals are driven by the response agent (the agent responsible for completion of the current transaction), and must be connected to the appropriate balls on both agents on the system bus. 8.1.39 RSP# (I - Low Power GTL+) The RSP# (Response Parity) signal is driven by the response agent (the agent responsible for completion of the current transaction) during assertion of RS[2:0]#. RSP# provides parity protection for RS[2:0]#. RSP# should be connected to the appropriate balls on both agents on the system bus. A correct parity signal is high if an even number of covered signals are low and low if an odd number of covered signals are low. During Idle state of RS[2:0]# (RS[2:0]#=000), RSP# is also high since it is not driven by any agent guaranteeing correct parity. 8.1.40 SLP# (I - 2.5V Tolerant) The SLP# (Sleep) signal, when asserted in the Stop Grant state, causes the processor to enter the Sleep state. During the Sleep state, the processor stops providing internal clock signals to all units, leaving only the Phase-Locked Loop (PLL) still running. The processor will not recognize snoop and interrupts in the Sleep state. The processor will only recognize changes in the SLP#, STPCLK# and RESET# signals while in the Sleep state. If SLP# is deasserted, the processor exits Sleep state and returns to the Stop Grant state in which it restarts its internal clock to the bus and APIC processor units. Datasheet 59 Pentium(R) II Processor - Low Power 8.1.41 SMI# (I - 2.5 V Tolerant) The SMI# (System Management Interrupt) is asserted asynchronously by system logic. On accepting a System Management Interrupt, the processor saves the current state and enters System Management Mode (SMM). An SMI Acknowledge transaction is issued, and the processor begins program execution from the SMM handler. 8.1.42 STPCLK# (I - 2.5 V Tolerant) The STPCLK# (Stop Clock) signal, when asserted, causes the processor to enter a low-power Stop Grant state. The processor issues a Stop Grant Acknowledge special transaction, and stops providing internal clock signals to all units except the bus and APIC units. The processor continues to snoop bus transactions and service interrupts while in the Stop Grant state. When STPCLK# is deasserted, the processor restarts its internal clock to all units and resumes execution. The assertion of STPCLK# has no effect on the bus clock. 8.1.43 TCK (I - 2.5 V Tolerant) The TCK (Test Clock) signal provides the clock input for the test bus (also known as the test access port). 8.1.44 TDI (I - 2.5 V Tolerant) The TDI (Test Data In) signal transfers serial test data to the processor. TDI provides the serial input needed for JTAG support. 8.1.45 TDO (O - 2.5 V Tolerant Open-drain) The TDO (Test Data Out) signal transfers serial test data from the processor. TDO provides the serial output needed for JTAG support. 8.1.46 THERMDA, THERMDC (Analog) The THERMDA (Thermal Diode Anode) and THERMDC (Thermal Diode Cathode) signals connect to the anode and cathode of the on-die thermal diode. 8.1.47 TMS (I - 2.5 V Tolerant) The TMS (Test Mode Select) signal is a JTAG support signal used by debug tools. 8.1.48 TRDY# (I - Low Power GTL+) The TRDY# (Target Ready) signal is asserted by the target to indicate that the target is ready to receive write or implicit writeback data transfer. TRDY# must be connected to the appropriate balls on both agents on the system bus. 60 Datasheet Pentium(R) II Processor - Low Power 8.1.49 TRST# (I - 2.5 V Tolerant) The TRST# (Test Reset) signal resets the Test Access Port (TAP) logic. The Pentium II Processor Low Power does not self- reset during power-on; therefore, it is necessary to drive this signal low during power-on reset. 8.2 Signal Summaries Table 33 through Table 36 list the attributes of the processor input, output, and I/O signals. Table 33. Input Signals Name A20M# Active Level Low Asynch Signal Group Qualified CMOS Always BCLK High -- System Bus Always BPRI# Low BCLK System Bus Always BSEL High Asynch Implementation Always DEFER# Low BCLK System Bus Always FLUSH# Low Asynch CMOS Always IGNNE# Low Asynch CMOS Always INIT# Low Asynch System Bus Always INTR High Asynch CMOS APIC disabled mode NMI High Asynch CMOS APIC disabled mode PICCLK High -- APIC Always PREQ# Low Asynch Implementation Always PWRGOOD High Asynch Implementation Always RESET# Low BCLK System Bus Always RS[2:0]# Low BCLK System Bus Always RSP# Low BCLK System Bus Always SLP# Low Asynch Implementation Stop Grant state SMI# Low Asynch CMOS Always STPCLK# Low Asynch Implementation Always TCK High -- JTAG TCK JTAG TDI TMS Datasheet Clock TCK JTAG TRDY# Low BCLK System Bus TRST# Low Asynch JTAG Response phase 61 Pentium(R) II Processor - Low Power Table 34. Output Signals Name Active Level Clock Signal Group FERR# Low Asynch Open-Drain IERR# Low Asynch Open-Drain PRDY# Low BCLK Implementation TDO High TCK JTAG Table 35. Input/Output Signals (Single Driver) Name Active Level Clock Signal Group System Bus Qualified A[35:3]# Low BCLK ADS#, ADS#+1 ADS# Low BCLK System Bus Always AP[1:0]# Low BCLK System Bus ADS#, ADS#+1 BREQ0# Low BCLK System Bus Always BP[3:2]# Low BCLK System Bus Always BPM[1:0]# Low BCLK System Bus Always D[63:0]# Low BCLK System Bus DRDY# DBSY# Low BCLK System Bus Always DEP[7:0]# Low BCLK System Bus DRDY# DRDY# Low BCLK System Bus Always LOCK# Low BCLK System Bus Always REQ[4:0]# Low BCLK System Bus ADS#, ADS#+1 RP# Low BCLK System Bus ADS#, ADS#+1 Table 36. Input/Output Signals (Multiple Driver) 62 Name Active Level Clock Signal Group Qualified AERR# Low BCLK System Bus ADS#+3 BERR# Low BCLK System Bus Always BINIT# Low BCLK System Bus Always BNR# Low BCLK System Bus Always HIT# Low BCLK System Bus Always HITM# Low BCLK System Bus Always PICD[1:0] High PICCLK APIC Always Datasheet