Rev: 1.00 10/2001 5/27 © 2001, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
GS832018/32/36T-250/225/200/166/150/133
Product Preview
TQFP Pin Description
Pin Location Symbol Type Description
37, 36 A0, A1IAddress field LSBs and Address Counter preset Inputs
35, 34, 33, 32, 100, 99, 82, 81, 44, 45, 46,
47, 48, 49, 50, 43, 42 A2–A18 IAddress Inputs
80 A20 IAddress Input (x18 version)
39 A19 IAddress Input
63, 62, 59, 58, 57, 56, 53, 52
68, 69, 72, 73, 74, 75, 78, 79
13, 12, 9, 8, 7, 6, 3, 2
18, 19, 22, 23, 24, 25, 28, 29
DQA1–DQA8
DQB1–DQB8
DQC1–DQC8
DQD1–DQD8
I/O Data Input and Output pins (x32, x36 Version)
51, 80, 1, 30 DQA9, DQB9,
DQC9, DQD9 I/O Data Input and Output pins (x36 Version)
51, 80, 1, 30 NC No Connect (x32 Version)
58, 59, 62, 63, 68, 69, 72, 73, 74
8, 9, 12, 13, 18, 19, 22, 23, 24 DQA1–DQA9
DQB1–DQB9 I/O Data Input and Output pins (x18 Version)
51, 52, 53, 56, 57
75, 78, 79, 95, 96,
1, 2, 3, 6, 7,
25, 28, 29, 30
NC —No Connect (x18 Version)
87 BW IByte Write—Writes all enabled bytes; active low
93, 94 BA, BBIByte Write Enable for DQA, DQB Data I/Os; active low
95, 96 BC, BDIByte Write Enable for DQC, DQD Data I/Os; active low
(x32, x36 Version)
89 CK IClock Input Signal; active high
88 GW IGlobal Write Enable—Writes all bytes; active low
98, 92 E1, E3IChip Enable; active low
97 E2IChip Enable; active high
86 GIOutput Enable; active low
83 ADV IBurst address counter advance enable; active low
84, 85 ADSP, ADSC IAddress Strobe (Processor, Cache Controller); active low
64 ZZ ISleep Mode control; active high
14 FT IFlow Through or Pipeline mode; active low
31 LBO ILinear Burst Order mode; active low
15, 41, 65, 91 VDD ICore power supply
5,10,17, 21, 26, 40, 55, 60, 67, 71, 76, 90 VSS II/O and Core Ground
4, 11, 20, 27, 54, 61, 70, 77 VDDQ IOutput driver power supply
16, 38, 39, 66 NC —No Connect