Features
Single 2.7V to 3.6V Supply
RapidSSerial Interface: 66MHz Maximum Clock Frequency
SPI Compatible Modes 0 and 3
User Configurable Page Size
256-Bytes per Page
264-Bytes per Page
Page Size Can Be Factory Pre-configured for 256-Bytes
Page Program Operation
Intelligent Programming Operation
512-Pages (256-/264-Bytes/Page) Main Memory
Flexible Erase Options
Page Erase (256-Bytes)
Block Erase (2-Kbytes)
Sector Erase (32-Kbytes)
Chip Erase (1Mbits)
One SRAM Data Buffer (256-/264-Bytes)
Continuous Read Capability through Entire Array
Ideal for Code Shadowing Applications
Low-power Dissipation
7mA Active Read Current Typical
25µA Standby Current Typical
15µA Deep Power-down Typical
Hardware and Software Data Protection Features
Individual Sector
Sector Lockdown for Secure Code and Data Storage
Individual Sector
Security: 128-byte Security Register
64-byte User Programmable Space
Unique 64-byte Device Identifier
JEDEC Standard Manufacturer and Device ID Read
100,000 Program/Erase Cycles Per Page Minimum
Data Retention 20 Years
Industrial Temperature Range
Green (Pb/Halide-free/RoHS Compliant) Packaging Options
1. Description
The Adesto®AT45DB011D is a 2.7V, serial-interface Flash memory ideally suited for
a wide variety of digital voice-, image-, program code- and data-storage applications.
The AT45DB011D supports RapidS serial interface for applications requiring very
high speed operations. RapidS serial interface is SPI compatible for frequencies up to
66MHz. Its 1,081,344-bits of memory are organized as 512 pages of 256-bytes or
264-bytes each. In addition to the main memory, the AT45DB011D also contains one
SRAM buffer of 256-/264-bytes. EEPROM emulation (bit or byte alterability) is easily
handled with a self-contained three step read-modify-write operation. Unlike conven-
tional Flash memories that are accessed randomly with multiple address lines and a
parallel interface, the Adesto DataFlash®uses a RapidS serial interface to sequen-
tially access its data. The simple sequential access dramatically reduces active pin
count, facilitates hardware layout, increases system reliability, minimizes switching
noise, and reduces package size.
1-megabit
2.7-volt
Minimum
DataFlash®
AT45DB011D
3639J–DFLASH–11/2012
2
3639J–DFLASH–11/2012
AT45DB011D
The device is optimized for use in many commercial and industrial applications where high-den-
sity, low-pin count, low-voltage and low-power are essential.
To allow for simple in-system reprogrammability, the AT45DB011D does not require high input
voltages for programming. The device operates from a single power supply, 2.7V to 3.6V, for
both the program and read operations. The AT45DB011D is enabled through the chip select pin
(CS) and accessed via a three-wire interface consisting of the Serial Input (SI), Serial Output
(SO), and the Serial Clock (SCK).
All programming and erase cycles are self-timed.
2. Pin Configurations and Pinouts
Table 2-1. Pin Configurations
Symbol Name and Function
Asserted
State Type
CS
Chip Select: Asserting the CS pin selects the device. When the CS pin is deasserted, the device will be deselected
and normally be placed in the standby mode (not Deep Power-Down mode), and the output pin (SO) will be in a
high-impedance state. When the device is deselected, data will not be accepted on the input pin (SI).
A high-to-low transition on the CS pin is required to start an operation, and a low-to-high transition is required to
end an operation. When ending an internally self-timed operation such as a program or erase cycle, the device
will not enter the standby mode until the completion of the operation.
Low Input
SCK
Serial Clock: This pin is used to provide a clock to the device and is used to control the flow of data to and from
the device. Command, address, and input data present on the SI pin is always latched on the rising edge of SCK,
while output data on the SO pin is always clocked out on the falling edge of SCK.
Input
SI Serial Input: The SI pin is used to shift data into the device. The SI pin is used for all data input including
command and address sequences. Data on the SI pin is always latched on the rising edge of SCK. Input
SO Serial Output: The SO pin is used to shift data out from the device. Data on the SO pin is always clocked out on
the falling edge of SCK. Output
WP
Write Protect: When the WP pin is asserted, all sectors specified for protection by the Sector Protection Register will
be protected against program and erase operations regardless of whether the Enable Sector Protection command
has been issued or not. The WP pin functions independently of the software controlled protection method. After the
WP pin goes low, the content of the Sector Protection Register cannot be modified.
If a program or erase command is issued to the device while the WP pin is asserted, the device will simply ignore
the command and perform no operation. The device will return to the idle state once the CS pin has been
deasserted. The Enable Sector Protection command and Sector Lockdown command, however, will be
recognized by the device when the WP pin is asserted.
The WP pin is internally pulled-high and may be left floating if hardware controlled protection will not be used.
However, it is recommended that the WP pin also be externally connected to VCC whenever possible.
Low Input
RESET
Reset: A low state on the reset pin (RESET) will terminate the operation in progress and reset the internal state
machine to an idle state. The device will remain in the reset condition as long as a low level is present on the RESET
pin. Normal operation can resume once the RESET pin is brought back to a high level.
The device incorporates an internal power-on reset circuit, so there are no restrictions on the RESET pin during
power-on sequences. If this pin and feature are not utilized it is recommended that the RESET pin be driven high
externally.
Low Input
VCC
Device Power Supply: The VCC pin is used to supply the source voltage to the device.
Operations at invalid VCC voltages may produce spurious results and should not be attempted. –Power
GND Ground: The ground reference for the power supply. GND should be connected to the system ground. Ground
3
3639J–DFLASH–11/2012
AT45DB011D
Note: 1. The metal pad on the bottom of the UDFN package is floating. This pad can be a “No Connect” or connected to GND.
3. Block Diagram
Figure 2-1. SOIC Top View Figure 2-2. UDFN Top View(1)
1
2
3
4
8
7
6
5
SI
SCK
RESET
CS
SO
GND
VCC
WP
SI
SCK
RESET
CS
SO
GND
VCC
WP
8
7
6
5
1
2
3
4
FLASH MEMORY ARRAY
PAGE (256-/264-BYTES)
BUFFER (256-/264-BYTES)
I/O INTERFACE
SCK
CS
RESET
VCC
GND
WP
SO SI
4
3639J–DFLASH–11/2012
AT45DB011D
4. Memory Array
To provide optimal flexibility, the memory array of the AT45DB011D is divided into three levels of
granularity comprising of sectors, blocks, and pages. The “Memory Architecture Diagram” illus-
trates the breakdown of each level and details the number of pages per sector and block. All
program operations to the DataFlash occur on a page-by-page basis. The erase operations can
be performed at the chip, sector, block or page level.
Figure 4-1. Memory Architecture Diagram
5. Device Operation
The device operation is controlled by instructions from the host processor. The list of instructions
and their associated opcodes are contained in Tables 15-1 through 15-7. A valid instruction
starts with the falling edge of CS followed by the appropriate 8-bit opcode and the desired buffer
or main memory address location. While the CS pin is low, toggling the SCK pin controls the
loading of the opcode and the desired buffer or main memory address location through the SI
(serial input) pin. All instructions, addresses, and data are transferred with the most significant
bit (MSB) first.
Buffer addressing for the DataFlash standard page size (264-bytes) is referenced in the data-
sheet using the terminology BFA8 - BFA0 to denote the nine address bits required to designate
a byte address within a buffer. Main memory addressing is referenced using the terminology
PA8 - PA0 and BA8 - BA0, where PA8 - PA0 denotes the nine address bits required to designate
a page address and BA8 - BA0 denotes the nine address bits required to designate a byte
address within the page.
For the “Power of 2” binary page size (256-bytes), the Buffer addressing is referenced in the
datasheet using the conventional terminology BFA7 - BFA0 to denote the 8 address bits
required to designate a byte address within a buffer. Main memory addressing is referenced
using the terminology A16 - A0, where A16 - A8 denotes the nine address bits required to desig-
nate a page address and A7 - A0 denotes the eight address bits required to designate a byte
address within a page.
SECTOR 0a = 8 Pages
2,048-/2,112-bytes
SECTOR 0b = 120 Pages
31,744-/32,726-bytes
Block = 2,048-/2,112-bytes
8 Pages
SECTOR 0a
SECTOR 0b
Page = 256-/264-bytes
PAGE 0
PAGE 1
PAGE 6
PAGE 7
PAGE 8
PAGE 9
PAGE 510
PAGE 511
BLOCK 0
PAGE 14
PAGE 15
PAGE 16
PAGE 17
PAGE 18
BLOCK 1
SECTOR ARCHITECTURE BLOCK ARCHITECTURE PAGE ARCHITECTURE
BLOCK 0
BLOCK 1
BLOCK 14
BLOCK 15
BLOCK 16
BLOCK 17
BLOCK 62
BLOCK 63
BLOCK 30
BLOCK 31
BLOCK 32
BLOCK 33
SECTOR 1
SECTOR 3 = 128 Pages
32,768-/33,792-bytes
BLOCK 2
SECTOR 1 = 128 Pages
32,768-/33,792-bytes
SECTOR 2 = 128 Pages
32,768-/33,792-bytes
5
3639J–DFLASH–11/2012
AT45DB011D
6. Read Commands
By specifying the appropriate opcode, data can be read from the main memory or from the
SRAM data buffer. The DataFlash supports RapidS protocols for Mode 0 and Mode 3. Please
refer to the “Detailed Bit-level Read Timing” diagrams in this datasheet for details on the clock
cycle sequences for each mode.
6.1 Continuous Array Read (Legacy Command E8H): Up to 66MHz
By supplying an initial starting address for the main memory array, the Continuous Array Read
command can be utilized to sequentially read a continuous stream of data from the device by
simply providing a clock signal; no additional addressing information or control signals need to
be provided. The DataFlash incorporates an internal address counter that will automatically
increment on every clock cycle, allowing one continuous read operation without the need of
additional address sequences. To perform a continuous read from the DataFlash standard page
size (264-bytes), an opcode of E8H must be clocked into the device followed by three address
bytes (which comprise the 24-bit page and byte address sequence) and four don’t care bytes.
The first nine bits (PA8 - PA0) of the 18-bit address sequence specify which page of the main
memory array to read, and the last nine bits (BA8 - BA0) of the 18-bit address sequence specify
the starting byte address within the page. To perform a continuous read from the binary page
size (256-bytes), the opcode (E8H) must be clocked into the device followed by three address
bytes and four don’t care bytes. The first nine bits (A16 - A8) of the 17-bits sequence specify
which page of the main memory array to read, and the last eight bits (A7 - A0) of the 18-bits
address sequence specify the starting byte address within the page. The don’t care bytes that
follow the address bytes are needed to initialize the read operation. Following the don’t care
bytes, additional clock pulses on the SCK pin will result in data being output on the SO (serial
output) pin.
The CS pin must remain low during the loading of the opcode, the address bytes, the don’t care
bytes, and the reading of data. When the end of a page in main memory is reached during a
Continuous Array Read, the device will continue reading at the beginning of the next page with
no delays incurred during the page boundary crossover (the crossover from the end of one page
to the beginning of the next page). When the last bit in the main memory array has been read,
the device will continue reading back at the beginning of the first page of memory. As with cross-
ing over page boundaries, no delays will be incurred when wrapping around from the end of the
array to the beginning of the array.
A low-to-high transition on the CS pin will terminate the read operation and tri-state the output
pin (SO). The maximum SCK frequency allowable for the Continuous Array Read is defined by
the fCAR1 specification. The Continuous Array Read bypasses the data buffer and leaves the
contents of the buffer unchanged.
6.2 Continuous Array Read (High Frequency Mode 0BH): Up to 66MHz
This command can be used with the serial interface to read the main memory array sequentially
in high speed mode for any clock frequency up to the maximum specified by fCAR1. To perform a
continuous read array with the page size set to 264-bytes, the CS must first be asserted then an
opcode 0BH must be clocked into the device followed by three address bytes and a dummy
byte. The first 9 bits (PA8 - PA0) of the 18-bit address sequence specify which page of the main
memory array to read, and the last nine bits (BA8 - BA0) of the 18-bit address sequence specify
the starting byte address within the page. To perform a continuous read with the page size set to
256-bytes, the opcode, 0BH, must be clocked into the device followed by three address bytes
6
3639J–DFLASH–11/2012
AT45DB011D
(A16 - A0) and a dummy byte. Following the dummy byte, additional clock pulses on the SCK
pin will result in data being output on the SO (serial output) pin.
The CS pin must remain low during the loading of the opcode, the address bytes, and the read-
ing of data. When the end of a page in the main memory is reached during a Continuous Array
Read, the device will continue reading at the beginning of the next page with no delays incurred
during the page boundary crossover (the crossover from the end of one page to the beginning of
the next page). When the last bit in the main memory array has been read, the device will con-
tinue reading back at the beginning of the first page of memory. As with crossing over page
boundaries, no delays will be incurred when wrapping around from the end of the array to the
beginning of the array. A low-to-high transition on the CS pin will terminate the read operation
and tri-state the output pin (SO). The maximum SCK frequency allowable for the Continuous
Array Read is defined by the fCAR1 specification. The Continuous Array Read bypasses the data
buffer and leaves the contents of the buffer unchanged.
6.3 Continuous Array Read (Low Frequency Mode: 03H): Up to 33MHz
This command can be used with the serial interface to read the main memory array sequentially
without a dummy byte up to maximum frequencies specified by fCAR2. To perform a continuous
read array with the page size set to 264-bytes, the CS must first be asserted then an opcode,
03H, must be clocked into the device followed by three address bytes (which comprise the 24-bit
page and byte address sequence). The first nine bits (PA8 - PA0) of the 18-bit address
sequence specify which page of the main memory array to read, and the last nine bits (BA8 -
BA0) of the 18-bit address sequence specify the starting byte address within the page. To per-
form a continuous read with the page size set to 256-bytes, the opcode, 03H, must be clocked
into the device followed by three address bytes (A16 - A0). Following the address bytes, addi-
tional clock pulses on the SCK pin will result in data being output on the SO (serial output) pin.
The CS pin must remain low during the loading of the opcode, the address bytes, and the read-
ing of data. When the end of a page in the main memory is reached during a Continuous Array
Read, the device will continue reading at the beginning of the next page with no delays incurred
during the page boundary crossover (the crossover from the end of one page to the beginning of
the next page). When the last bit in the main memory array has been read, the device will con-
tinue reading back at the beginning of the first page of memory. As with crossing over page
boundaries, no delays will be incurred when wrapping around from the end of the array to the
beginning of the array. A low-to-high transition on the CS pin will terminate the read operation
and tri-state the output pin (SO). The Continuous Array Read bypasses the data buffer and
leaves the contents of the buffer unchanged.
6.4 Main Memory Page Read
A main memory page read allows the user to read data directly from any one of the 2,048 pages
in the main memory, bypassing the data buffer and leaving the contents of the buffer
unchanged. To start a page read from the DataFlash standard page size (264-bytes), an opcode
of D2H must be clocked into the device followed by three address bytes (which comprise the
24-bit page and byte address sequence) and four don’t care bytes. The first nine bits (PA8 -
PA0) of the 18-bit address sequence specify the page in main memory to be read, and the last
nine bits (BA8 - BA0) of the 18-bit address sequence specify the starting byte address within
that page. To start a page read from the binary page size (256-bytes), the opcode D2H must be
clocked into the device followed by three address bytes and four don’t care bytes. The first nine
bits (A16 - A8) of the 17-bit sequence specify which page of the main memory array to read, and
the last eight bits (A7 - A0) of the 17-bit address sequence specify the starting byte address
within the page. The don’t care bytes that follow the address bytes are sent to initialize the read
7
3639J–DFLASH–11/2012
AT45DB011D
operation. Following the don’t care bytes, additional pulses on SCK result in data being output
on the SO (serial output) pin. The CS pin must remain low during the loading of the opcode, the
address bytes, the don’t care bytes, and the reading of data. When the end of a page in main
memory is reached, the device will continue reading back at the beginning of the same page. A
low-to-high transition on the CS pin will terminate the read operation and tri-state the output pin
(SO). The maximum SCK frequency allowable for the Main Memory Page Read is defined by the
fSCK specification. The Main Memory Page Read bypasses the data buffer and leaves the con-
tents of the buffer unchanged.
6.5 Buffer Read
The SRAM data buffer can be accessed independently from the main memory array, and utiliz-
ing the Buffer Read Command allows data to be sequentially read directly from the buffer. Two
opcodes, D4H or D1H, can be used for the Buffer Read Command. The use of each opcode
depends on the maximum SCK frequency that will be used to read data from the buffer. The
D4H opcode can be used at any SCK frequency up to the maximum specified by fCAR1. The D1H
opcode can be used for lower frequency read operations up to the maximum specified by fCAR2.
To perform a buffer read from the DataFlash standard buffer (264-bytes), the opcode must be
clocked into the device followed by three address bytes comprised of 15 don’t care bits and
nine buffer address bits (BFA8 - BFA0). To perform a buffer read from the binary buffer (256-
bytes), the opcode must be clocked into the device followed by three address bytes comprised
of 16 don’t care bits and eight buffer address bits (BFA7 - BFA0). Following the address bytes,
one don’t care byte must be clocked in to initialize the read operation. The CS pin must remain
low during the loading of the opcode, the address bytes, the don’t care bytes, and the reading of
data. When the end of a buffer is reached, the device will continue reading back at the beginning
of the buffer. A low-to-high transition on the CS pin will terminate the read operation and tri-state
the output pin (SO).
7. Program and Erase Commands
7.1 Buffer Write
Data can be clocked in from the input pin (SI) into the buffer. To load data into the DataFlash
standard buffer (264-bytes), a 1-byte opcode, 84H, must be clocked into the device followed by
three address bytes comprised of 15 don’t care bits and 9 buffer address bits (BFA8 - BFA0).
The nine buffer address bits specify the first byte in the buffer to be written. To load data into the
binary buffers (256-bytes each), a 1-byte opcode, 84H, must be clocked into the device followed
by three address bytes comprised of 16 don’t care bits and eight buffer address bits (BFA7 -
BFA0). The eight buffer address bits specify the first byte in the buffer to be written. After the last
address byte has been clocked into the device, data can then be clocked in on subsequent clock
cycles. If the end of the data buffer is reached, the device will wrap around back to the beginning
of the buffer. Data will continue to be loaded into the buffer until a low-to-high transition is
detected on the CS pin.
7.2 Buffer to Main Memory Page Program with Built-in Erase
Data written into the buffer can be programmed into the main memory. A 1-byte opcode, 83H,
must be clocked into the device. For the DataFlash standard page size (264-bytes), the opcode
must be followed by three address bytes consist of five don’t care bits, nine page address bits
(PA8 - PA0) that specify the page in the main memory to be written and nine don’t care bits. To
perform a buffer to main memory page program with built-in erase for the binary page size (256-
8
3639J–DFLASH–11/2012
AT45DB011D
bytes), the opcode 83H must be clocked into the device followed by three address bytes consist-
ing of seven don’t care bits, nine page address bits (A16 - A8) that specify the page in the main
memory to be written and eight don’t care bits. When a low-to-high transition occurs on the CS
pin, the part will first erase the selected page in main memory (the erased state is a logic 1) and
then program the data stored in the buffer into the specified page in main memory. Both the
erase and the programming of the page are internally self-timed and should take place in a max-
imum time of tEP. During this time, the status register will indicate that the part is busy.
7.3 Buffer to Main Memory Page Program without Built-in Erase
A previously-erased page within main memory can be programmed with the contents of the buf-
fer. A 1-byte opcode, 88H, must be clocked into the device. For the DataFlash standard page
size (264-bytes), the opcode must be followed by three address bytes consist of six don’t care
bits, nine page address bits (PA8 - PA0) that specify the page in the main memory to be written
and nine don’t care bits. To perform a buffer to main memory page program without built-in
erase for the binary page size (256-bytes), the opcode 88H must be clocked into the device fol-
lowed by three address bytes consisting of seven don’t care bits, nine page address bits (A16 -
A8) that specify the page in the main memory to be written and eight don’t care bits. When a
low-to-high transition occurs on the CS pin, the part will program the data stored in the buffer
into the specified page in the main memory. It is necessary that the page in main memory that is
being programmed has been previously erased using one of the erase commands (Page Erase
or Block Erase). The programming of the page is internally self-timed and should take place in a
maximum time of tP. During this time, the status register will indicate that the part is busy.
7.4 Page Erase
The Page Erase command can be used to individually erase any page in the main memory array
allowing the Buffer to Main Memory Page Program to be utilized at a later time. To perform a
page erase in the DataFlash standard page size (264-bytes), an opcode of 81H must be loaded
into the device, followed by three address bytes comprised of six don’t care bits, nine page
address bits (PA8 - PA0) that specify the page in the main memory to be erased and nine don’t
care bits. To perform a page erase in the binary page size (256-bytes), the opcode 81H must be
loaded into the device, followed by three address bytes consist of seven don’t care bits, nine
page address bits (A16 - A8) that specify the page in the main memory to be erased and 8 don’t
care bits. When a low-to-high transition occurs on the CS pin, the part will erase the selected
page (the erased state is a logical 1). The erase operation is internally self-timed and should
take place in a maximum time of tPE. During this time, the status register will indicate that the
part is busy.
7.5 Block Erase
A block of eight pages can be erased at one time. This command is useful when large amounts
of data has to be written into the device. This will avoid using multiple Page Erase Commands.
To perform a block erase for the DataFlash standard page size (264-bytes), an opcode of 50H
must be loaded into the device, followed by three address bytes comprised of six don’t care bits,
six page address bits (PA8 -PA3) and 12 don’t care bits. The six page address bits are used to
specify which block of eight pages is to be erased. To perform a block erase for the binary page
size (256-bytes), the opcode 50H must be loaded into the device, followed by three address
bytes consisting of seven don’t care bits, six page address bits (A16 - A11) and 11 don’t care
bits. The six page address bits are used to specify which block of eight pages is to be erased.
When a low-to-high transition occurs on the CS pin, the part will erase the selected block of eight
pages. The erase operation is internally self-timed and should take place in a maximum time of
tBE. During this time, the status register will indicate that the part is busy.
9
3639J–DFLASH–11/2012
AT45DB011D
7.6 Sector Erase
The Sector Erase command can be used to individually erase any sector in the main memory.
There are four sectors and only one sector can be erased at one time. To perform sector 0a or
sector 0b erase for the DataFlash standard page size (264-bytes), an opcode of 7CH must be
loaded into the device, followed by three address bytes comprised of five don’t care bits, seven-
page address bits (PA9 - PA3) and 12 don’t care bits. To perform a sector 1-3 erase, the opcode
7CH must be loaded into the device, followed by three address bytes comprised of six don’t care
bits, two page address bits (PA8 - PA7) and 16 don’t care bits. To perform sector 0a or sector 0b
erase for the binary page size (256-bytes), an opcode of 7CH must be loaded into the device,
followed by three address bytes comprised of six don’t care bits and seven page address bits
(A17 - A11) and 11 don’t care bits. To perform a sector 1-3 erase, the opcode 7CH must be
loaded into the device, followed by three address bytes comprised of seven don’t care bit and
two page address bits (A16 - A15) and 16 don’t care bits. The page address bits are used to
specify any valid address location within the sector which is to be erased. When a low-to-high
transition occurs on the CS pin, the part will erase the selected sector. The erase operation is
internally self-timed and should take place in a maximum time of tSE. During this time, the status
register will indicate that the part is busy.
Table 7-1. Block Erase Addressing
PA8/
A16
PA7/
A15
PA6/
A14
PA5/
A13
PA4/
A12
PA3/
A11
PA2/
A10
PA1/
A9
PA0/
A8 Block
000000XXX 0
000001XXX 1
000010XXX 2
000011XXX 3
111100XXX 60
111101XXX 61
111110XXX 62
111111XXX 63
Table 7-2. Sector Erase Addressing
PA8/
A16
PA7/
A15
PA6/
A14
PA5/
A13
PA4/
A12
PA3/
A11
PA2/
A10
PA1/
A9
PA0/
A8 Sector
000000XXX 0a
000001XXX 0b
010000000 1
10XXXXXXX 2
11XXXXXXX 3
10
3639J–DFLASH–11/2012
AT45DB011D
7.7 Chip Erase
The entire main memory can be erased at one time by using the Chip Erase command.
To execute the Chip Erase command, a 4-byte command sequence C7H, 94H, 80H and 9AH
must be clocked into the device. Since the entire memory array is to be erased, no address
bytes need to be clocked into the device, and any data clocked in after the opcode will be
ignored. After the last bit of the opcode sequence has been clocked in, the CS pin can be deas-
serted to start the erase process. The erase operation is internally self-timed and should take
placeinatimeoft
CE. During this time, the Status Register will indicate that the device is busy.
The Chip Erase command will not affect sectors that are protected or locked down; the contents
of those sectors will remain unchanged. Only those sectors that are not protected or locked
down will be erased.
The WP pin can be asserted while the device is erasing, but protection will not be activated until
the internal erase cycle completes.
Table 7-3. Chip Erase Command
Figure 7-1. Chip Erase
7.8 Main Memory Page Program Through Buffer
This operation is a combination of the Buffer Write and Buffer to Main Memory Page Program
with Built-in Erase operations. Data is first clocked into the buffer from the input pin (SI) and then
programmed into a specified page in the main memory. To perform a main memory page pro-
gram through buffer for the DataFlash standard page size (264-bytes), a 1-byte opcode, 82H,
must first be clocked into the device, followed by three address bytes. The address bytes are
comprised of six don’t care bits, nine page address bits, (PA8 - PA0) that select the page in the
main memory where data is to be written, and nine buffer address bits (BFA8 - BFA0) that select
the first byte in the buffer to be written. To perform a main memory page program through buffer
for the binary page size (256-bytes), the opcode 82H must be clocked into the device followed
by three address bytes consisting of seven don’t care bits, nine page address bits (A16 - A8)
that specify the page in the main memory to be written, and eight buffer address bits (BFA7 -
BFA0) that selects the first byte in the buffer to be written. After all address bytes are clocked in,
the part will take data from the input pins and store it in the specified data buffer. If the end of the
buffer is reached, the device will wrap around back to the beginning of the buffer. When there is
a low-to-high transition on the CS pin, the part will first erase the selected page in main memory
to all 1s and then program the data stored in the buffer into that memory page. Both the erase
and the programming of the page are internally self-timed and should take place in a maximum
timeoft
EP. During this time, the status register will indicate that the part is busy.
Command Byte 1 Byte 2 Byte 3 Byte 4
Chip Erase C7H 94H 80H 9AH
Opcode
Byte 1
Opcode
Byte 2
Opcode
Byte 3
Opcode
Byte 4
CS
Each transition
represents 8 bits
SI
11
3639J–DFLASH–11/2012
AT45DB011D
8. Sector Protection
Two protection methods, hardware and software controlled, are provided for protection against
inadvertent or erroneous program and erase cycles. The software controlled method relies on
the use of software commands to enable and disable sector protection while the hardware con-
trolled method employs the use of the Write Protect (WP) pin. The selection of which sectors
that are to be protected or unprotected against program and erase operations is specified in the
nonvolatile Sector Protection Register. The status of whether or not sector protection has been
enabled or disabled by either the software or the hardware controlled methods can be deter-
mined by checking the Status Register.
8.1 Software Sector Protection
8.1.1 Enable Sector Protection Command
Sectors specified for protection in the Sector Protection Register can be protected from program
and erase operations by issuing the Enable Sector Protection command. To enable the sector
protection using the software controlled method, the CS pin must first be asserted as it would be
with any other command. Once the CS pin has been asserted, the appropriate 4-byte command
sequence must be clocked in via the input pin (SI). After the last bit of the command sequence
has been clocked in, the CS pin must be deasserted after which the sector protection will be
enabled.
Table 8-1. Enable Sector Protection Command
Figure 8-1. Enable Sector Protection
8.1.2 Disable Sector Protection Command
To disable the sector protection using the software controlled method, the CS pin must first be
asserted as it would be with any other command. Once the CS pin has been asserted, the
appropriate 4-byte sequence for the Disable Sector Protection command must be clocked in via
the input pin (SI). After the last bit of the command sequence has been clocked in, the CS pin
must be deasserted after which the sector protection will be disabled. The WP pin must be in the
deasserted state; otherwise, the Disable Sector Protection command will be ignored.
Table 8-2. Disenable Sector Protection Command
Command Byte 1 Byte 2 Byte 3 Byte 4
Enable Sector Protection 3DH 2AH 7FH A9H
Opcode
Byte 1
Opcode
Byte 2
Opcode
Byte 3
Opcode
Byte 4
CS
Each transition
represents 8 bits
SI
Command Byte 1 Byte 2 Byte 3 Byte 4
Disable Sector Protection 3DH 2AH 7FH 9AH
12
3639J–DFLASH–11/2012
AT45DB011D
Figure 8-2. Disable Sector Protection
8.1.3 Various Aspects About Software Controlled Protection
Software controlled protection is useful in applications in which the WP pin is not or cannot be
controlled by a host processor. In such instances, the WP pin may be left floating (the WP pin is
internally pulled high) and sector protection can be controlled using the Enable Sector Protection
and Disable Sector Protection commands.
If the device is power cycled, then the software controlled protection will be disabled. Once the
device is powered up, the Enable Sector Protection command should be reissued if sector pro-
tection is desired and if the WP pin is not used.
9. Hardware Controlled Protection
Sectors specified for protection in the Sector Protection Register and the Sector Protection Reg-
ister itself can be protected from program and erase operations by asserting the WPpinand
keeping the pin in its asserted state. The Sector Protection Register and any sector specified for
protection cannot be erased or reprogrammed as long as the WP pin is asserted. In order to
modify the Sector Protection Register, the WP pin must be deasserted. If the WP pin is perma-
nently connected to GND, then the content of the Sector Protection Register cannot be changed.
If the WP pin is deasserted, or permanently connected to VCC, then the content of the Sector
Protection Register can be modified.
The WP pin will override the software controlled protection method but only for protecting the
sectors. For example, if the sectors were not previously protected by the Enable Sector Protec-
tion command, then simply asserting the WP pin would enable the sector protection within the
maximum specified tWPE time. When the WP pin is deasserted; however, the sector protection
would no longer be enabled (after the maximum specified tWPD time) as long as the Enable Sec-
tor Protection command was not issued while the WP pin was asserted. If the Enable Sector
Protection command was issued before or while the WP pin was asserted, then simply deassert-
ing the WP pin would not disable the sector protection. In this case, the Disable Sector
Protection command would need to be issued while the WP pin is deasserted to disable the sec-
tor protection. The Disable Sector Protection command is also ignored whenever the WP pin is
asserted.
A noise filter is incorporated to help protect against spurious noise that may inadvertently assert
or deassert the WP pin.
The Table 9-1 details the sector protection status for various scenarios of the WP pin, the
Enable Sector Protection command, and the Disable Sector Protection command.
Figure 9-1. WP Pin and Protection Status
Opcode
Byte 1
Opcode
Byte 2
Opcode
Byte 3
Opcode
Byte 4
CS
Each transition
represents 8 bits
SI
WP
12
3
13
3639J–DFLASH–11/2012
AT45DB011D
9.1 Sector Protection Register
The nonvolatile Sector Protection Register specifies which sectors are to be protected or unpro-
tected with either the software or hardware controlled protection methods. The Sector Protection
Register contains 4-bytes of data, of which byte locations 0 through 3 contain values that specify
whether sectors 0 through 3 will be protected or unprotected. The Sector Protection Register is
user modifiable and must first be erased before it can be reprogrammed. Table 9-3 illustrates the
format of the Sector Protection Register.
Note: 1. The default value for bytes 0 through 3 when shipped from Adesto is 00H.
x = don’t care.
Table 9-1. WP Pin and Protection Status
Time
Period WP Pin
Enable Sector Protection
Command
Disable Sector
Protection Command
Sector Protection
Status
Sector
Protection
Register
1 High
Command Not Issued Previously
Issue Command
X
Issue Command
Disabled
Disabled
Enabled
Read/Write
Read/Write
Read/Write
2 Low X X Enabled Read Only
3 High
Command Issued During Period 1
or 2
Issue Command
Not Issued Yet
Issue Command
Enabled
Disabled
Enabled
Read/Write
Read/Write
Read/Write
Table 9-2. Sector Protection Register
Sector Number 0 (0a, 0b) 1 to 3
Protected See Table 9-3 FFH
Unprotected 00H
Table 9-3. Sector 0 (0a, 0b)
0a 0b
Bit3,2
Data
Value
(Page 0-7) (Page 8-127)
Bit7,6 Bit5,4 Bit1,0
Sectors 0a, 0b Unprotected 00 00 xx xx 0xH
Protect Sector 0a 11 00 xx xx CxH
Protect Sector 0b (Page 8-127) 00 11 xx xx 3xH
Protect Sectors 0a (Page 0-7), 0b
(Page 8-127)(1) 11 11 xx xx FxH
14
3639J–DFLASH–11/2012
AT45DB011D
9.1.1 Erase Sector Protection Register Command
In order to modify and change the values of the Sector Protection Register, it must first be
erased using the Erase Sector Protection Register command.
To erase the Sector Protection Register, the CS pin must first be asserted as it would be with
any other command. Once the CS pin has been asserted, the appropriate 4-byte opcode
sequence must be clocked into the device via the SI pin. The 4-byte opcode sequence must
start with 3DH and be followed by 2AH, 7FH, and CFH. After the last bit of the opcode sequence
has been clocked in, the CS pin must be deasserted to initiate the internally self-timed erase
cycle. The erasing of the Sector Protection Register should take place in a time of tPE, during
which time the Status Register will indicate that the device is busy. If the device is powered-
down before the completion of the erase cycle, then the contents of the Sector Protection Regis-
ter cannot be guaranteed.
The Sector Protection Register can be erased with the sector protection enabled or disabled.
Since the erased state (FFH) of each byte in the Sector Protection Register is used to indicate
that a sector is specified for protection, leaving the sector protection enabled during the erasing
of the register allows the protection scheme to be more effective in the prevention of accidental
programming or erasing of the device. If for some reason an erroneous program or erase com-
mand is sent to the device immediately after erasing the Sector Protection Register and before
the register can be reprogrammed, then the erroneous program or erase command will not be
processed because all sectors would be protected.
Table 9-4. Erase Sector Protection Register Command
Figure 9-2. Erase Sector Protection Register
Command Byte 1 Byte 2 Byte 3 Byte 4
Erase Sector Protection Register 3DH 2AH 7FH CFH
Opcode
Byte 1
Opcode
Byte 2
Opcode
Byte 3
Opcode
Byte 4
CS
Each transition
represents 8 bits
SI
15
3639J–DFLASH–11/2012
AT45DB011D
9.1.2 Program Sector Protection Register Command
Once the Sector Protection Register has been erased, it can be reprogrammed using the
Program Sector Protection Register command.
To program the Sector Protection Register, the CS pin must first be asserted and the appropri-
ate 4-byte opcode sequence must be clocked into the device via the SI pin. The 4-byte opcode
sequence must start with 3DH and be followed by 2AH, 7FH, and FCH. After the last bit of the
opcode sequence has been clocked into the device, the data for the contents of the Sector Pro-
tection Register must be clocked in. As described in Section 9.1, the Sector Protection Register
contains four bytes of data, so four bytes must be clocked into the device. The first byte of data
corresponds to sector 0, the second byte corresponds to sector 1, the third byte corresponds to
sector 2, and the last byte of data corresponding to sector 3.
After the last data byte has been clocked in, the CS pin must be deasserted to initiate the inter-
nally self-timed program cycle. The programming of the Sector Protection Register should take
place in a time of tP, during which time the Status Register will indicate that the device is busy. If
the device is powered-down during the program cycle, then the contents of the Sector Protection
Register cannot be guaranteed.
If the proper number of data bytes is not clocked in before the CS pin is deasserted, then the
protection status of the sectors corresponding to the bytes not clocked in can not be guaranteed.
For example, if only the first two bytes are clocked in instead of the complete 4-bytes, then the
protection status of the last two sectors cannot be guaranteed. Furthermore, if more than four
bytes of data is clocked into the device, then the data will wrap back around to the beginning of
the register. For instance, if five bytes of data are clocked in, then the 5th byte will be stored at
byte location 0 of the Sector Protection Register.
If a value other than 00H or FFH is clocked into a byte location of the Sector Protection Register,
then the protection status of the sector corresponding to that byte location cannot be guaran-
teed. For example, if a value of 17H is clocked into byte location 2 of the Sector Protection
Register, then the protection status of sector 2 cannot be guaranteed.
The Sector Protection Register can be reprogrammed while the sector protection enabled or dis-
abled. Being able to reprogram the Sector Protection Register with the sector protection enabled
allows the user to temporarily disable the sector protection to an individual sector rather than
disabling sector protection completely.
The Program Sector Protection Register command utilizes the internal SRAM buffer for
processing. Therefore, the contents of the buffer will be altered from its previous state when this
command is issued.
Table 9-5. Program Sector Protection Register Command
Figure 9-3. Program Sector Protection Register
Command Byte 1 Byte 2 Byte 3 Byte 4
Program Sector Protection Register 3DH 2AH 7FH FCH
Data Byte
n
Opcode
Byte 1
Opcode
Byte 2
Opcode
Byte 3
Opcode
Byte 4
Data Byte
n + 1
Data Byte
n + 3
CS
Each transition
represents 8 bits
SI
16
3639J–DFLASH–11/2012
AT45DB011D
9.1.3 Read Sector Protection Register Command
To read the Sector Protection Register, the CS pin must first be asserted. Once the CS pin has
been asserted, an opcode of 32H and three dummy bytes must be clocked in via the SI pin. After
the last bit of the opcode and dummy bytes have been clocked in, any additional clock pulses on
the SCK pins will result in data for the content of the Sector Protection Register being output on
the SO pin. The first byte corresponds to sector 0 (0a, 0b), the second byte corresponds to sec-
tor 1, the third byte corresponds to sector 2, and the last byte (byte 4) corresponds to sector 3.
Once the last byte of the Sector Protection Register has been clocked out, any additional clock
pulses will result in undefined data being output on the SO pin. The CS must be deasserted to
terminate the Read Sector Protection Register operation and put the output into a high-imped-
ance state.
Table 9-6. Read Sector Protection Register Command
Note: xx = Dummy Byte
Figure 9-4. Read Sector Protection Register
9.1.4 Various Aspects About the Sector Protection Register
The Sector Protection Register is subject to a limit of 10,000 erase/program cycles. Users are
encouraged to carefully evaluate the number of times the Sector Protection Register will be
modified during the course of the applications’ life cycle. If the application requires that the Sec-
tor Protection Register be modified more than the specified limit of 10,000 cycles because the
application needs to temporarily unprotect individual sectors (sector protection remains enabled
while the Sector Protection Register is reprogrammed), then the application will need to limit this
practice. Instead, a combination of temporarily unprotecting individual sectors along with dis-
abling sector protection completely will need to be implemented by the application to ensure that
the limit of 10,000 cycles is not exceeded.
Command Byte 1 Byte 2 Byte 3 Byte 4
Read Sector Protection Register 32H xxH xxH xxH
Opcode X X X
Data Byte
n
Data Byte
n + 1
CS
Data Byte
n + 3
SI
SO
Each transition
represents 8 bits
17
3639J–DFLASH–11/2012
AT45DB011D
10. Security Features
10.1 Sector Lockdown
The device incorporates a Sector Lockdown mechanism that allows each individual sector to be
permanently locked so that it becomes read only. This is useful for applications that require the
ability to permanently protect a number of sectors against malicious attempts at altering program
code or security information. Once a sector is locked down, it can never be erased or pro-
grammed, and it can never be unlocked.
To issue the Sector Lockdown command, the CS pin must first be asserted as it would be for
any other command. Once the CS pin has been asserted, the appropriate 4-byte opcode
sequence must be clocked into the device in the correct order. The 4-byte opcode sequence
must start with 3DH and be followed by 2AH, 7FH, and 30H. After the last byte of the command
sequence has been clocked in, then three address bytes specifying any address within the sec-
tor to be locked down must be clocked into the device. After the last address bit has been
clocked in, the CS pin must then be deasserted to initiate the internally self-timed lockdown
sequence.
The lockdown sequence should take place in a maximum time of tP, during which time the Status
Register will indicate that the device is busy. If the device is powered-down before the comple-
tion of the lockdown sequence, then the lockdown status of the sector cannot be guaranteed. In
this case, it is recommended that the user read the Sector Lockdown Register to determine the
status of the appropriate sector lockdown bits or bytes and reissue the Sector Lockdown com-
mand if necessary.
Table 10-1. Sector Lockdown
Figure 10-1. Sector Lockdown
Command Byte 1 Byte 2 Byte 3 Byte 4
Sector Lockdown 3DH 2AH 7FH 30H
Opcode
Byte 1
Opcode
Byte 2
Opcode
Byte 3
Opcode
Byte 4
CS
Address
Bytes
Address
Bytes
Address
Bytes
Each transition
represents 8 bits
SI
18
3639J–DFLASH–11/2012
AT45DB011D
10.1.1 Sector Lockdown Register
Sector Lockdown Register is a nonvolatile register that contains 4-bytes of data, as shown
below:
Table 10-2. Sector Lockdown Register
10.1.2 Reading the Sector Lockdown Register
The Sector Lockdown Register can be read to determine which sectors in the memory array are
permanently locked down. To read the Sector Lockdown Register, the CS pin must first be
asserted. Once the CS pin has been asserted, an opcode of 35H and three dummy bytes must
be clocked into the device via the SI pin. After the last bit of the opcode and dummy bytes have
been clocked in, the data for the contents of the Sector Lockdown Register will be clocked out
on the SO pin. The first byte corresponds to sector 0 (0a, 0b) the second byte corresponds to
sector 1 and the last byte (byte 4) corresponds to sector 3. After the last byte of the Sector Lock-
down Register has been read, additional pulses on the SCK pin will simply result in undefined
data being output on the SO pin.
Deasserting the CS pin will terminate the Read Sector Lockdown Register operation and put the
SO pin into a high-impedance state.
Table 10-4 details the values read from the Sector Lockdown Register.
Figure 10-2. Read Sector Lockdown Register
Sector Number 0 (0a, 0b) 1 to 3
Locked See Below FFH
Unlocked 00H
Table 10-3. Sector 0 (0a, 0b)
0a 0b
Bit3,2
Data
Value
(Page 0-7) (Page 8-127)
Bit7,6 Bit5,4 Bit1,0
Sectors 0a, 0b Unlocked 00 00 00 00 00H
Sector 0a Locked (Page 0-7) 11 00 00 00 C0H
Sector 0b Locked (Page 8-127) 00 11 00 00 30H
Sectors 0a, 0b Locked (Page 0-127) 11 11 00 00 F0H
Table 10-4. Sector Lockdown Register
Command Byte 1 Byte 2 Byte 3 Byte 4
Read Sector Lockdown Register 35H xxH xxH xxH
Note: xx = Dummy Byte
Opcode X X X
Data Byte
n
Data Byte
n + 1
CS
Data Byte
n + 3
SI
SO
Each transition
represents 8 bits
19
3639J–DFLASH–11/2012
AT45DB011D
10.2 Security Register
The device contains a specialized Security Register that can be used for purposes such as
unique device serialization or locked key storage. The register is comprised of a total of 128-
bytes that is divided into two portions. The first 64-bytes (byte locations 0 through 63) of the
Security Register are allocated as a one-time user programmable space. Once these 64-bytes
have been programmed, they cannot be reprogrammed. The remaining 64-bytes of the register
(byte locations 64 through 127) are factory programmed by Adesto and will contain a unique
value for each device. The factory programmed data is fixed and cannot be changed.
10.2.1 Programming the Security Register
The user programmable portion of the Security Register does not need to be erased before it is
programmed.
To program the Security Register, the CS pin must first be asserted and the appropriate 4-byte
opcode sequence must be clocked into the device in the correct order. The 4-byte opcode
sequence must start with 9BH and be followed by 00H, 00H, and 00H. After the last bit of the
opcode sequence has been clocked into the device, the data for the contents of the 64-byte user
programmable portion of the Security Register must be clocked in.
After the last data byte has been clocked in, the CS pin must be deasserted to initiate the inter-
nally self-timed program cycle. The programming of the Security Register should take place in a
time of tP, during which time the Status Register will indicate that the device is busy. If the device
is powered-down during the program cycle, then the contents of the 64-byte user programmable
portion of the Security Register cannot be guaranteed.
If the full 64-bytes of data is not clocked in before the CS pin is deasserted, then the values of
the byte locations not clocked in cannot be guaranteed. For example, if only the first two bytes
are clocked in instead of the complete 64-bytes, then the remaining 62-bytes of the user pro-
grammable portion of the Security Register cannot be guaranteed. Furthermore, if more than 64-
bytes of data is clocked into the device, then the data will wrap back around to the beginning of
the register. For instance, if 65-bytes of data are clocked in, then the 65th byte will be stored at
byte location 0 of the Security Register.
The user programmable portion of the Security Register can only be programmed one
time. Therefore, it is not possible to only program the first two bytes of the register and then pro-
gram the remaining 62-bytes at a later time.
The Program Security Register command utilizes the internal SRAM buffer for processing.
Therefore, the contents of the buffer will be altered from its previous state when this command is
issued.
Figure 10-3. Program Security Register
Table 10-5. Security Register
Security Register Byte Number
01 62 63 64 65  126 127
Data Type One-time User Programmable Factory Programmed By Adesto
Data Byte
n
Opcode
Byte 1
Opcode
Byte 2
Opcode
Byte 3
Opcode
Byte 4
Data Byte
n + 1
Data Byte
n + x
CS
Each transition
represents 8 bits
SI
20
3639J–DFLASH–11/2012
AT45DB011D
10.2.2 Reading the Security Register
The Security Register can be read by first asserting the CS pin and then clocking in an opcode
of 77H followed by three dummy bytes. After the last don’t care bit has been clocked in, the con-
tent of the Security Register can be clocked out on the SO pins. After the last byte of the
Security Register has been read, additional pulses on the SCK pin will simply result in undefined
data being output on the SO pins.
Deasserting the CS pin will terminate the Read Security Register operation and put the SO pins
into a high-impedance state.
Figure 10-4. Read Security Register
11. Additional Commands
11.1 Main Memory Page to Buffer Transfer
A page of data can be transferred from the main memory to the buffer. To start the operation for
the DataFlash standard page size (264-bytes), a 1-byte opcode, 53H, must be clocked into the
device, followed by three address bytes comprised of six don’t care bits, nine page address bits
(PA8 - PA0), which specify the page in main memory that is to be transferred, and nine don’t
care bits. To perform a main memory page to buffer transfer for the binary page size (256-
bytes), the opcode 53H must be clocked into the device followed by three address bytes consist-
ing of seven don’t care bits, nine page address bits (A16 - A8) which specify the page in the
main memory that is to be transferred, and eight don’t care bits. The CS pin must be low while
toggling the SCK pin to load the opcode and the address bytes from the input pin (SI). The trans-
fer of the page of data from the main memory to the buffer will begin when the CS pin transitions
from a low to a high state. During the transfer of a page of data (tXFR), the status register can be
read to determine whether the transfer has been completed.
11.2 Main Memory Page to Buffer Compare
A page of data in main memory can be compared to the data in the buffer. To initiate the opera-
tion for the DataFlash standard page size, a 1-byte opcode, 60H, must be clocked into the
device, followed by three address bytes consisting of six don’t care bits, nine page address bits
(PA8 - PA0) that specify the page in the main memory that is to be compared to the buffer, and
nine don’t care bits. To start a main memory page to buffer compare for a binary page size, the
opcode 60H must be clocked into the device followed by three address bytes consisting of six
don’t care bits, nine page address bits (A16 - A8) that specify the page in the main memory that
is to be compared to the buffer, and eight don’t care bits. The CS pin must be low while toggling
the SCK pin to load the opcode and the address bytes from the input pin (SI). On the low-to-high
transition of the CS pin, the data bytes in the selected main memory page will be compared with
the data bytes in the buffer. During this time (tCOMP), the status register will indicate that the part
is busy. On completion of the compare operation, bit 6 of the status register is updated with the
result of the compare.
Opcode X X X
Data Byte
n
Data Byte
n + 1
CS
Data Byte
n + x
Each transition
represents 8 bits
SI
SO
21
3639J–DFLASH–11/2012
AT45DB011D
11.3 Auto Page Rewrite
This mode is only needed if multiple bytes within a page or multiple pages of data are modified in
a random fashion within a sector. This mode is a combination of two operations: Main Memory
Page to Buffer Transfer and Buffer to Main Memory Page Program with Built-in Erase. A page of
data is first transferred from the main memory to the buffer and then the same data (from the
buffer) is programmed back into its original page of main memory. To start the rewrite operation
for the DataFlash standard page size (264-bytes), a 1-byte opcode, 58H, must be clocked into
the device, followed by three address bytes comprised of six don’t care bits, nine page address
bits (PA8 - PA0) that specify the page in main memory to be rewritten and nine don’t care bits.
To initiate an auto page rewrite for a binary page size (256-bytes), the opcode 58H must be
clocked into the device followed by three address bytes consisting of seven don’t care bits, nine
page address bits (A16 - A8) that specify the page in the main memory that is to be written and
eight don’t care bits. When a low-to-high transition occurs on the CS pin, the part will first trans-
fer data from the page in main memory to a buffer and then program the data from the buffer
back into same page of main memory. The operation is internally self-timed and should take
place in a maximum time of tEP. During this time, the status register will indicate that the part is
busy.
If a sector is programmed or reprogrammed sequentially page by page, then the programming
algorithm shown in Figure 25-1 (page 44) is recommended. Otherwise, if multiple bytes in a
page or several pages are programmed randomly in a sector, then the programming algorithm
shown in Figure 25-2 (page 45) is recommended. Each page within a sector must be
updated/rewritten at least once within every 20,000 cumulative page erase/program operations
in that sector. Please contact Adesto for availability of devices that are specified to exceed the
20K cycle cumulative limit.
11.4 Status Register Read
The status register can be used to determine the device’s ready/busy status, page size, a Main
Memory Page to Buffer Compare operation result, the Sector Protection status or the device
density. The Status Register can be read at any time, including during an internally self-timed
program or erase operation. To read the status register, the CS pin must be asserted and the
opcode of D7H must be loaded into the device. After the opcode is clocked in, the 1-byte status
register will be clocked out on the output pin (SO), starting with the next clock cycle. The data in
the status register, starting with the MSB (bit seven), will be clocked out on the SO pin during the
next eight clock cycles. After the one byte of the status register has been clocked out, the
sequence will repeat itself (as long as CS remains low and SCK is being toggled). The data in
the status register is constantly updated, so each repeating sequence will output new data.
Ready/busy status is indicated using bit seven of the status register. If bit seven is a one, then
the device is not busy and is ready to accept the next command. If bit seven is a zero, then the
device is in a busy state. Since the data in the status register is constantly updated, the user
must toggle SCK pin to check the ready/busy status. There are several operations that can
cause the device to be in a busy state: Main Memory Page to Buffer Transfer, Main Memory
Page to Buffer Compare, Buffer to Main Memory Page Program, Main Memory Page Program
through Buffer, Page Erase, Block Erase, Sector Erase, Chip Erase and Auto Page Rewrite.
The result of the most recent Main Memory Page to Buffer Compare operation is indicated using
bit six of the status register. If bit six is a zero, then the data in the main memory page matches
22
3639J–DFLASH–11/2012
AT45DB011D
the data in the buffer. If bit six is a one, then at least one bit of the data in the main memory page
does not match the data in the buffer.
Bit one in the Status Register is used to provide information to the user whether or not the sector
protection has been enabled or disabled, either by software-controlled method or hardware-con-
trolled method. A logic 1 indicates that sector protection has been enabled and logic 0 indicates
that sector protection has been disabled.
Bit zero in the Status Register indicates whether the page size of the main memory array is con-
figured for “power of 2” binary page size (256-bytes) or the DataFlashstandard page size (264-
bytes). If bit 0 is a 1, then the page size is set to 256-bytes. If bit 0 is a 0, then the page size is
set to 264-bytes.
The device density is indicated using bits five, four, three, and two of the status register. For the
AT45DB011D, the four bits are 0011 The decimal value of these four binary bits does not equate
to the device density; the four bits represent a combinational code relating to differing densities
of DataFlash devices. The device density is not the same as the density code indicated in the
JEDEC device ID information. The device density is provided only for backward compatibility.
12. Deep Power-down
After initial power-up, the device will default in standby mode. The Deep Power-down command
allows the device to enter into the lowest power consumption mode. To enter the Deep Power-
down mode, the CS pin must first be asserted. Once the CS pin has been asserted, an opcode
of B9H command must be clocked in via input pin (SI). After the last bit of the command has
been clocked in, the CS pin must be de-asserted to initiate the Deep Power-down operation.
After the CS pin is de-asserted, the will device enter the Deep Power-down mode within the
maximum tEDPD time. Once the device has entered the Deep Power-down mode, all instructions
are ignored except for the Resume from Deep Power-down command.
Table 12-1. Deep Power-down
Figure 12-1. Deep Power-down
Table 11-1. Status Register Format
Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
RDY/BUSY COMP 0 0 1 1 PROTECT PAGE SIZE
Command Opcode
Deep Power-down B9H
Opcode
CS
Each transition
represents 8 bits
SI
23
3639J–DFLASH–11/2012
AT45DB011D
12.1 Resume from Deep Power-down
The Resume from Deep Power-down command takes the device out of the Deep Power-down
mode and returns it to the normal standby mode. To Resume from Deep Power-down mode, the
CS pin must first be asserted and an opcode of ABH command must be clocked in via input pin
(SI). After the last bit of the command has been clocked in, the CS pin must be de-asserted to
terminate the Deep Power-down mode. After the CS pin is de-asserted, the device will return to
the normal standby mode within the maximum tRDPD time. The CS pin must remain high during
the tRDPD time before the device can receive any commands. After resuming form Deep Power-
down, the device will return to the normal standby mode.
Table 12-2. Resume from Deep Power-down
Figure 12-2. Resume from Deep Power-Down
13. “Power of 2” Binary Page Size Option
“Power of 2” binary page size Configuration Register is a user-programmable nonvolatile regis-
ter that allows the page size of the main memory to be configured for binary page size (256-
bytes) or the DataFlash standard page size (264-bytes). The “power of 2” page size is a One-
time Programmable (OTP) register and once the device is configured for “power of 2”
page size, it cannot be reconfigured again. The devices are initially shipped with the page
size set to 264-bytes. The user has the option of ordering binary page size (256-bytes) devices
from the factory. For details, please refer to Section 26. ”Ordering Information” on page 46.
For the binary “power of 2” page size to become effective, the following steps must be followed:
1. Program the one-time programmable configuration resister using opcode sequence
3DH, 2AH, 80H and A6H (please see Section 13.1).
2. Power cycle the device (i.e. power down and power up again).
3. The page for the binary page size can now be programmed.
If the above steps are not followed to set the page size prior to page programming, incorrect
data during a read operation may be encountered.
Command Opcode
Resume from Deep Power-down ABH
Opcode
CS
Each transition
represents 8 bits
SI
24
3639J–DFLASH–11/2012
AT45DB011D
13.1 Programming the Configuration Register
To program the Configuration Register for “power of 2” binary page size, the CS pin must first be
asserted as it would be with any other command. Once the CS pin has been asserted, the
appropriate 4-byte opcode sequence must be clocked into the device in the correct order. The
4-byte opcode sequence must start with 3DH and be followed by 2AH, 80H, and A6H. After the
last bit of the opcode sequence has been clocked in, the CS pin must be deasserted to initiate
the internally self-timed program cycle. The programming of the Configuration Register should
take place in a time of tP, during which time the Status Register will indicate that the device is
busy. The device must be power-cycled after the completion of the program cycle to set the
“power of 2” page size. If the device is powered-down before the completion of the program
cycle, then setting the Configuration Register cannot be guaranteed. However, the user should
check bit zero of the status register to see whether the page size was configured for binary page
size. If not, the command can be re-issued again.
Table 13-1. Programming the Configuration Register
Figure 13-1. Erase Sector Protection Register
14. Manufacturer and Device ID Read
Identification information can be read from the device to enable systems to electronically query
and identify the device while it is in system. The identification method and the command opcode
comply with the JEDEC standard for “Manufacturer and Device ID Read Methodology for SPI
Compatible Serial Interface Memory Devices”. The type of information that can be read from the
device includes the JEDEC defined Manufacturer ID, the vendor specific Device ID, and the ven-
dor specific Extended Device Information.
To read the identification information, the CS pin must first be asserted and the opcode of 9FH
must be clocked into the device. After the opcode has been clocked in, the device will begin out-
putting the identification data on the SO pin during the subsequent clock cycles. The first byte
that will be output will be the Manufacturer ID followed by two bytes of Device ID information.
The fourth byte output will be the Extended Device Information String Length, which will be 00H
indicating that no Extended Device Information follows. As indicated in the JEDEC standard,
reading the Extended Device Information String Length and any subsequent data is optional.
Deasserting the CS pin will terminate the Manufacturer and Device ID Read operation and put
the SO pin into a high-impedance state. The CS pin can be deasserted at any time and does not
require that a full byte of data be read.
Command Byte 1 Byte 2 Byte 3 Byte 4
Power of Two Page Size 3DH 2AH 80H A6H
Opcode
Byte 1
Opcode
Byte 2
Opcode
Byte 3
Opcode
Byte 4
CS
Each transition
represents 8 bits
SI
25
3639J–DFLASH–11/2012
AT45DB011D
14.1 Manufacturer and Device ID Information
Note: Based on JEDEC publication 106 (JEP106), Manufacturer ID data can be comprised of any number of bytes. Some manufacturers may have
Manufacturer ID codes that are two, three or even four bytes long with the first byte(s) in the sequence being 7FH. A system should detect code
7FH as a “Continuation Code” and continue to read Manufacturer ID bytes. The first non-7FH byte would signify the last byte of Manufacturer ID
data. For Adesto (and some other manufacturers), the Manufacturer ID data is comprised of only one byte.
14.1.1 Byte 1 Manufacturer ID
Hex
Value
JEDEC Assigned Code
Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
1FH 0 0 0 1 1 1 1 1 Manufacturer ID 1FH = Adesto
14.1.2 Byte2–DeviceID(Part1)
Hex
Value
Family Code Density Code
Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Family Code 001 = DataFlash
22H 0 0 1 0 0 0 1 0 Density Code 00010 = 1-Mbit
14.1.3 Byte3–DeviceID(Part2)
Hex
Value
MLC Code Product Version Code
Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 MLC Code 000 = 1-bit/Cell Technology
00H 0 0 0 0 0 0 0 0 Product Version 00000 = Initial Version
14.1.4 Byte 4 Extended Device Information String Length
Hex
Value
Byte Count
Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
00H 0 0 0 0 0 0 0 0 Byte Count 00H = 0 Bytes of Information
9FH
Manufacturer ID
Byte n
Device ID
Byte 1
Device ID
Byte 2
This information would only be output
if the Extended Device Information String Length
value was something other than 00H.
Extended
Device
Information
String Length
Extended
Device
Information
Byte x
Extended
Device
Information
Byte x + 1
CS
1FH 22H 00H 00H Data Data
SI
SO
Opcode
Each transition
represents 8 bits
26
3639J–DFLASH–11/2012
AT45DB011D
14.2 Operation Mode Summary
The commands described previously can be grouped into four different categories to better
describe which commands can be executed at what times.
Group A commands consist of:
1. Main Memory Page Read
2. Continuous Array Read
3. Read Sector Protection Register
4. Read Sector Lockdown Register
5. Read Security Register
Group B commands consist of:
1. Page Erase
2. Block Erase
3. Sector Erase
4. Chip Erase
5. Main Memory Page to Buffer Transfer
6. Main Memory Page to Buffer Compare
7. Buffer to Main Memory Page Program with Built-in Erase
8. Buffer to Main Memory Page Program without Built-in Erase
9. Main Memory Page Program through Buffer
10. Auto Page Rewrite
Group C commands consist of:
1. Buffer Read
2. Buffer Write
3. Status Register Read
4. Manufacturer and Device ID Read
Group D commands consist of:
1. Erase Sector Protection Register
2. Program Sector Protection Register
3. Sector Lockdown
4. Program Security Register
If a Group A command is in progress (not fully completed), then another command in Group A,
B, C, or D should not be started. However, during the internally self-timed portion of Group B
commands one through four, any command in Group C can be executed. During the internally
self-timed portion of Group B commands five through ten, only Group C commands three and
four can be executed. Finally, during the internally self-timed portion of a Group D command,
only the Status Register Read command should be executed.
27
3639J–DFLASH–11/2012
AT45DB011D
15. Command Tables
Table 15-1. Read Commands
Command Opcode
Main Memory Page Read D2H
Continuous Array Read (Legacy Command) E8H
Continuous Array Read (Low Frequency) 03H
Continuous Array Read (High Frequency) 0BH
Buffer Read (Low Frequency) D1H
Buffer Read D4H
Table 15-2. Program and Erase Commands
Command Opcode
Buffer Write 84H
Buffer to Main Memory Page Program with Built-in Erase 83H
Buffer to Main Memory Page Program without Built-in Erase 88H
Page Erase 81H
Block Erase 50H
Sector Erase 7CH
Chip Erase 7CH, 94H, 80H, 9AH
Main Memory Page Program through Buffer 82H
Table 15-3. Protection and Security Commands
Command Opcode
Enable Sector Protection 3DH + 2AH + 7FH + A9H
Disable Sector Protection 3DH + 2AH + 7FH + 9AH
Erase Sector Protection Register 3DH + 2AH + 7FH + CFH
Program Sector Protection Register 3DH + 2AH + 7FH + FCH
Read Sector Protection Register 32H
Sector Lockdown 3DH + 2AH + 7FH + 30H
Read Sector Lockdown Register 35H
Program Security Register 9BH + 00H + 00H + 00H
Read Security Register 77H
28
3639J–DFLASH–11/2012
AT45DB011D
Note: 1. These legacy commands are not recommended for new designs
Table 15-4. Additional Commands
Command Opcode
Main Memory Page to Buffer Transfer 53H
Main Memory Page to Buffer Compare 60H
Auto Page Rewrite through Buffer 58H
Deep Power-down B9H
Resume from Deep Power-down ABH
Status Register Read D7H
Manufacturer and Device ID Read 9FH
Table 15-5. Legacy Commands(1)
Command Opcode
Buffer Read 54H
Main Memory Page Read 52H
Continuous Array Read 68H
Status Register Read 57H
29
3639J–DFLASH–11/2012
AT45DB011D
Note: x = Don’t Care
Table 15-6. Detailed Bit-level Addressing Sequence for Binary Page Size (256-Bytes)
Page Size = 256-bytes Address Byte Address Byte Address Byte
Additional
Don’t Care
BytesOpcode Opcode
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
A16
A15
A14
A13
A12
A11
A10
A9
A8
A7
A6
A5
A4
A3
A2
A1
A0
03h 0 0 0 0 0 0 1 1 x x x x x x x A AAAAAAA A AAAAAAA A N/A
0Bh 0 0 0 0 1 0 1 1 x x x x x x x A AAAAAAA A AAAAAAA A 1
50h 0101000 0 xxxxxxxAAAAAxxx x xxxxxxx x N/A
53h 0101001 1 xxxxxxxAAAAAAAAAxxxxxxx x N/A
58h 0101100 0 xxxxxxxAAAAAAAAAxxxxxxx x N/A
60h 0110000 0 xxxxxxxAAAAAAAAAxxxxxxx x N/A
77h 01110111xxxxxxx x xxxxxxx x xxxxxxx x N/A
7Ch 01111100xxxxxxx x xxxxxxx x xxxxxxx x N/A
81h 1000000 1 xxxxxxxAAAAAAAAAxxxxxxx x N/A
82h 1 0 0 0 0 0 1 0 x x x x x x x A AAAAAAA A AAAAAAA A N/A
83h 1000001 1 xxxxxxxAAAAAAAAAxxxxxxx x N/A
84h 10000100xxxxxxx x xxxxxxx xAAAAAAAA N/A
88h 1000100 0 xxxxxxxAAAAAAAAAxxxxxxx x N/A
9Fh 1 0 0 1 1 1 1 1 N/A N/A N/A N/A
B9h 1 0 1 1 1 0 0 1 N/A N/A N/A N/A
ABh 1 0 1 0 1 0 1 1 N/A N/A N/A N/A
D1h 11010001xxxxxxx x xxxxxxx xAAAAAAAA N/A
D2h 1 1 0 1 0 0 1 0 x x x x x x x A AAAAAAA A AAAAAAA A 4
D4h 11010100xxxxxxx x xxxxxxx xAAAAAAAA 1
D7h 1 1 0 1 0 1 1 1 N/A N/A N/A N/A
E8h 1 1 1 0 1 0 0 0 x x x x x x x A AAAAAAA A AAAAAAA A 4
30
3639J–DFLASH–11/2012
AT45DB011D
Note: P = Page Address Bit
B = Byte/Buffer Address Bit
x = Don’t Care
Table 15-7. Detailed Bit-level Addressing Sequence for Standard DataFlash Page Size (264-Bytes)
Page Size = 264-bytes Address Byte Address Byte Address Byte
Additional
Don’t Care
BytesOpcode Opcode
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
PA8
PA7
PA6
PA5
PA4
PA3
PA2
PA1
BA0
BA8
BA7
BA6
BA5
BA4
BA3
BA2
BA1
BA0
03h 0 0 0 0 0 0 1 1 x x x x x xP P PPPPPPP B BBBBBBB B N/A
0Bh 0 0 0 0 1 0 1 1 x x x x x xP P PPPPPPP B BBBBBBB B 1
50h 0101000 0xxxxxxPPPPPxxxx x xxxxxxx x N/A
53h 0101001 1 xxxxxxPPPPPPPPPx xxxxxxx x N/A
58h 0101100 0 xxxxxxPPPPPPPPPx xxxxxxx x N/A
60h 0110000 0 xxxxxxPPPPPPPPPx xxxxxxx x N/A
77h 0111011 1xxxxxxx x xxxxxxx x xxxxxxx x N/A
7Ch 01111100 xxxxxxx x xxxxxxx x xxxxxxx x N/A
81h 1000000 1 xxxxxxPPPPPPPPPx xxxxxxx x N/A
82h 1 0 0 0 0 0 1 0 x x x x x xP P PPPPPPP B BBBBBBB B N/A
83h 1000001 1 xxxxxxPPPPPPPPPx xxxxxxx x N/A
84h 1000010 0 xxxxxxx x xxxxxxxBBBBBBBB B N/A
88h 1000100 0 xxxxxxPPPPPPPPPx xxxxxxx x N/A
9Fh 1 0 0 1 1 1 1 1 N/A N/A N/A N/A
B9h 1 0 1 1 1 0 0 1 N/A N/A N/A N/A
ABh 1 0 1 0 1 0 1 1 N/A N/A N/A N/A
D1h 1101000 1 xxxxxxx x xxxxxxxBBBBBBBB B N/A
D2h 1 1 0 1 00 1 0 x x x x x xP P PPPPPPP B BBBBBBB B 4
D4h 1101010 0 xxxxxxx x xxxxxxxBBBBBBBB B 1
D7h 1 1 0 1 0 1 1 1 N/A N/A N/A N/A
E8h 1 1 1 0 1 0 0 0 x x x x x xP P PPPPPPP B BBBBBBB B 4
31
3639J–DFLASH–11/2012
AT45DB011D
16. Power-on/Reset State
When power is first applied to the device, or when recovering from a reset condition, the device
will default to Mode 3. In addition, the output pin (SO) will be in a high impedance state, and a
high-to-low transition on the CS pin will be required to start a valid instruction. The mode (Mode
3 or Mode 0) will be automatically selected on every falling edge of CS by sampling the inactive
clock state.
16.1 Initial Power-up/Reset Timing Restrictions
At power up, the device must not be selected until the supply voltage reaches the VCC (min.) and
further delay of tVCSL. During power-up, the internal Power-on Reset circuitry keeps the device in
reset mode until the VCC rises above the Power-on Reset threshold value (VPOR). At this time, all
operations are disabled and the device does not respond to any commands. After power up is
applied and the VCC is at the minimum operating voltage VCC (min.), the tVCSL delay is required
before the device can be selected in order to perform a read operation.
Similarly, the tPUW delay is required after the VCC rises above the Power-on Reset threshold
value (VPOR) before the device can perform a write (Program or Erase) operation. After initial
power-up, the device will default in Standby mode.
Table 16-1. Programming the Configuration Register
17. System Considerations
The RapidS serial interface is controlled by the clock SCK, serial input SI and chip select CS
pins. These signals must rise and fall monotonically and be free from noise. Excessive noise or
ringing on these pins can be misinterpreted as multiple edges and cause improper operation of
the device. The PC board traces must be kept to a minimum distance or appropriately termi-
nated to ensure proper operation. If necessary, decoupling capacitors can be added on these
pins to provide filtering against noise glitches.
As system complexity continues to increase, voltage regulation is becoming more important. A
key element of any voltage regulation scheme is its current sourcing capability. Like all Flash
memories, the peak current for DataFlash occur during the programming and erase operation.
The regulator needs to supply this peak current requirement. An under specified regulator can
cause current starvation. Besides increasing system noise, current starvation during program-
ming or erase can lead to improper operation and possible data corruption.
Symbol Parameter Min Typ Max Units
tVCSL VCC (min.) to Chip Select low 1 ms
tPUW Power-Up Device Delay before Write Allowed 20 ms
VPOR Power-On Reset Voltage 1.5 2.5 V
32
3639J–DFLASH–11/2012
AT45DB011D
18. Electrical Specifications
Notes: 1. ICC1 during a buffer read is 20mA maximum @ 20MHz
2. All inputs (SI, SCK, CS, WP, and RESET) are guaranteed by design to be 5-Volt tolerant
Table 18-1. Absolute Maximum Ratings*
Temperature under Bias ................................. -55C to +125C*NOTICE: Stresses beyond those listed under “Absolute
Maximum Ratings” may cause permanent dam-
age to the device. The "Absolute Maximum Rat-
ings" are stress ratings only and functional
operation of the device at these or any other con-
ditions beyond those indicated in the operational
sections of this specification is not implied. Expo-
sure to absolute maximum rating conditions for
extended periods may affect device reliability.
Voltage Extremes referenced in the "Absolute
Maximum Ratings" are intended to accommo-
date short duration undershoot/overshoot condi-
tions and does not imply or guarantee functional
device operation at these levels for any extended
period of time
Storage Temperature...................................... -65C to +150C
All Input Voltages (except VCC but including NC Pins)
with Respect to Ground ...................................-0.6V to +6.25V
All Output Voltages
with Respect to Ground .............................-0.6V to VCC + 0.6V
Table 18-2. DC and AC Operating Range
AT45DB011D
Operating Temperature (Case) Ind. -40Cto85C
VCC Power Supply 2.7V to 3.6V
Table 18-3. DC Characteristics
Symbol Parameter Condition Min Typ Max Units
IDP Deep Power-down Current CS, RESET, WP = VIH,all
inputs at CMOS levels 15 25 µA
ISB Standby Current CS, RESET, WP = VIH,all
inputs at CMOS levels 25 50 µA
ICC1(1) Active Current, Read Operation
f = 20MHz; IOUT = 0mA;
VCC = 3.6V 710mA
f = 33MHz; IOUT = 0mA;
VCC = 3.6V 812mA
f = 50MHz; IOUT = 0mA;
VCC = 3.6V 10 14 mA
f = 66MHz; IOUT = 0mA;
VCC = 3.6V 15 25 mA
ICC2
Active Current, Program/Erase
Operation VCC = 3.6V 12 20 mA
ILI Input Load Current VIN = CMOS levels 1 µA
ILO Output Leakage Current VI/O = CMOS levels 1 µA
VIL Input Low Voltage VCC x 0.3 V
VIH Input High Voltage VCC x 0.7 V
VOL Output Low Voltage IOL = 1.6mA; VCC = 2.7V 0.4 V
VOH Output High Voltage IOH = -100µA VCC -0.2V V
33
3639J–DFLASH–11/2012
AT45DB011D
Table 18-4. AC Characteristics RapidS/Serial Interface
Symbol Parameter Min Typ Max Units
fSCK SCK Frequency 66 MHz
fCAR1 SCK Frequency for Continuous Array Read 66 MHz
fCAR2 SCK Frequency for Continuous Array Read (Low Frequency) 33 MHz
tWH SCK High Time 6.8 ns
tWL SCK Low Time 6.8 ns
tSCKR(1) SCK Rise Time, Peak-to-Peak (Slew Rate) 0.1 V/ns
tSCKF(1) SCK Fall Time, Peak-to-Peak (Slew Rate) 0.1 V/ns
tCS Minimum CS High Time 50 ns
tCSS CS Setup Time 5 ns
tCSH CS Hold Time 5 ns
tSU Data In Setup Time 2 ns
tHData In Hold Time 3 ns
tHO Output Hold Time 0 ns
tDIS Output Disable Time 27 35 ns
tVOutput Valid 6ns
tWPE WP Low to Protection Enabled 1 µs
tWPD WP High to Protection Disabled 1 µs
tEDPD CS High to Deep Power-down Mode 3 µs
tRDPD CS High to Standby Mode 35 µs
tXFR Page to Buffer Transfer Time 200 µs
tcomp Page to Buffer Compare Time 200 µs
tEP Page Erase and Programming Time (256-/264-bytes) 14 35 ms
tPPage Programming Time (256-/264-bytes) 2 4 ms
tPE Page Erase Time (256-/264-bytes) 13 32 ms
tBE Block Erase Time (2,048-/2,112-bytes) 18 35 ms
tSE Sector Erase Time (32,768-/33,792-bytes) 0.4 0.7 s
tCE Chip Erase Time 1.2 3 s
tRST RESET Pulse Width 10 µs
tREC RESET Recovery Time s
34
3639J–DFLASH–11/2012
AT45DB011D
19. Input Test Waveforms and Measurement Levels
tR,t
F< 2ns (10% to 90%)
20. Output Test Load
21. AC Waveforms
Six different timing waveforms are shown on page 35. Waveform 1 shows the SCK signal being
low when CS makes a high-to-low transition, and waveform 2 shows the SCK signal being high
when CS makes a high-to-low transition. In both cases, output SO becomes valid while the
SCK signal is still low (SCK low time is specified as tWL). Timing waveforms 1 and 2 conform to
RapidS serial interface but for frequencies up to 66MHz. Waveforms 1 and 2 are compatible with
SPI Mode 0 and SPI Mode 3, respectively.
Waveform 3 and waveform 4 illustrate general timing diagram for RapidS serial interface. These
are similar to waveform 1 and waveform 2, except that output SO is not restricted to become
valid during the tWL period. These timing waveforms are valid over the full frequency range (max-
imum frequency = 66MHz) of the RapidS serial case.
AC
DRIVING
LEVELS
AC
MEASUREMENT
LEVEL
0.45V
1.5V
2.4V
DEVICE
UNDER
TEST
30pF
35
3639J–DFLASH–11/2012
AT45DB011D
21.1 Waveform 1 SPI Mode 0 Compatible (for Frequencies up to 66MHz)
21.2 Waveform 2 SPI Mode 3 Compatible (for Frequencies up to 66MHz)
21.3 Waveform 3 RapidS Mode 0 (FMAX = 66MHz)
21.4 Waveform 4 RapidS Mode 3 (FMAX = 66MHz)
CS
SCK
SI
SO
t
CSS
VALID IN
t
H
t
SU
t
WH
t
WL
t
CSH
t
CS
t
V
HIGH IMPEDANCE VALID OUT
t
HO
t
DIS
HIGH IMPEDANCE
CS
SCK
SO
t
CSS
VALID IN
t
H
t
SU
t
WL
t
WH
t
CSH
t
CS
t
V
HIGH Z VALID OUT
t
HO
t
DIS
HIGH IMPEDANCE
SI
CS
SCK
SI
SO
t
CSS
VALID IN
t
H
t
SU
t
WH
t
WL
t
CSH
t
CS
t
V
HIGH IMPEDANCE VALID OUT
t
HO
t
DIS
HIGH IMPEDANCE
CS
SCK
SO
t
CSS
VALID IN
t
H
t
SU
t
WL
t
WH
t
CSH
t
CS
t
V
HIGH Z VALID OUT
t
HO
t
DIS
HIGH IMPEDANCE
SI
36
3639J–DFLASH–11/2012
AT45DB011D
21.5 Utilizing the RapidS Function
To take advantage of the RapidS function's ability to operate at higher clock frequencies, a full
clock cycle must be used to transmit data back and forth across the serial bus. The DataFlash is
designed to always clock its data out on the falling edge of the SCK signal and clock data in on
the rising edge of SCK.
For full clock cycle operation to be achieved, when the DataFlash is clocking data out on the
falling edge of SCK, the host controller should wait until the next falling edge of SCK to latch the
data in. Similarly, the host controller should clock its data out on the rising edge of SCK in
order to give the DataFlash a full clock cycle to latch the incoming data in on the next rising edge
of SCK.
Figure 21-1. RapidS Mode
SCK
MOSI
MISO
1234567812345678
MOSI = Master Out, Slave In
MISO = Master In, Slave Out
The Master is the host controller and the Slave is the DataFlash
The Master always clocks data out on the rising edge of SCK and always clocks data in on the falling edge of SCK.
The Slave always clocks data out on the falling edge of SCK and always clocks data in on the rising edge of SCK.
A. Master clocks out first bit of BYTE-MOSI on the rising edge of SCK.
B. Slave clocks in first bit of BYTE-MOSI on the next rising edge of SCK.
C. Master clocks out second bit of BYTE-MOSI on the same rising edge of SCK.
D. Last bit of BYTE-MOSI is clocked out from the Master.
E. Last bit of BYTE-MOSI is clocked into the slave.
F. Slave clocks out first bit of BYTE-SO.
G. Master clocks in first bit of BYTE-SO.
H. Slave clocks out second bit of BYTE-SO.
I. Master clocks in last bit of BYTE-SO.
ABCD
E
FG
1
H
BYTE-MOSI
MSB LSB
BYTE-SO
MSB LSB
Slave
CS
I
37
3639J–DFLASH–11/2012
AT45DB011D
21.6 Reset Timing
Note: The CS signal should be in the high state before the RESET signal is deasserted
21.7 Command Sequence for Read/Write Operations for Page Size 256-Bytes (Except Status
Register Read, Manufacturer and Device ID Read)
21.8 Command Sequence for Read/Write Operations for Page Size 264-Bytes (Except Status
Register Read, Manufacturer and Device ID Read)
CS
SCK
RESET
SO (OUTPUT) HIGH IMPEDANCE HIGH IMPEDANCE
SI (INPUT)
tRST
tREC tCSS
SI (INPUT) CMD 8 bits 8 bits 8 bits
Page Address
(A16 - A8)
X X X X X X X X X X X X X X X X LSB
X X X X X X X X
Byte/Buffer Address
(A7 - A0/BFA7 - BFA0)
MSB
7 Don’t Care
Bits
Page Address
(PA8 - PA0)
Byte/Buffer Address
(BA8 - BA0/BFA8 - BFA0)
SI (INPUT) CMD 8 bits 8 bits 8 bits
X X X X X X X X X X X X LSB
X X X X X X X X
MSB
6 Don’t Care
Bits
X X X X
38
3639J–DFLASH–11/2012
AT45DB011D
22. Write Operations
The following block diagram and waveforms illustrate the various write sequences available.
22.1 Buffer Write
22.2 Buffer to Main Memory Page Program (Data from Buffer Programmed into Flash Page)
FLASH MEMORY ARRAY
PAGE (256-/264 BYTES)
I/O INTERFACE
SI
BUFFER TO
MAIN MEMORY
PAGE PROGRAM
BUFFER
WRITE
BUFFER (256-/264-BYTES)
SI (INPUT) CMD
Completes writing into the buffer
CS
X
X···X, BFA8
BFA7-0
nn+1 Last Byte
BINARY PAGE SIZE
16 DON'T CARE + BFA7-BFA0
SI (INPUT) CMD
PA8-7 PA6-0, X
CS
Starts self-timed erase/program operation
XXXX XX
Each transition
represents 8 bits
n = 1st byte read
n+1 = 2nd byte read
BINARY PAGE SIZE
A16-A8 + 8 DON'T CARE BITS
39
3639J–DFLASH–11/2012
AT45DB011D
23. Read Operations
The following block diagram and waveforms illustrate the various read sequences available.
23.1 Main Memory Page Read
23.2 Main Memory Page to Buffer Transfer (Data from Flash Page Read into Buffer)
FLASH MEMORY ARRAY
PAGE (256-/264-BYTES)
BUFFER (256-/264-BYTES)
I/O INTERFACE
MAIN MEMORY
PAGE TO
BUFFER
MAIN MEMORY
PAGE READ
BUFFER
READ
SO
SI (INPUT)
CMD PA8-7 PA6-0, BA8
X
CS
n n+1
SO (OUTPUT)
BA7-0
4 Dummy Bytes
X
ADDRESS FOR BINARY PAGE SIZE
A16 A15-A8 A7-A0
Starts reading page data into buffer
SI (INPUT)
CMD X
···
X, PA8-7 PA6-0, X
CS
SO (OUTPUT)
XXXX XXXX
BINARY PAGE SIZE
7 DON’T CARE BITS + A16-A8 + 8 DON'T CARE BITS
40
3639J–DFLASH–11/2012
AT45DB011D
23.3 Buffer Read
24. Detailed Bit-level Read Waveform RapidS Serial Interface Mode 0/Mode 3
24.1 Continuous Array Read (Legacy Opcode E8H)
24.2 Continuous Array Read (Opcode 0BH)
CMD
CS
n n+1
X
X
1 Dummy Byte
X..X, BFA8 BFA7- 0
BINARY PAGE SIZE
16 DON'T CARE + BFA7-BFA0
Each transition
represents 8 bits
SI (INPUT)
SO (OUTPUT)
SCK
CS
SI
SO
MSB MSB
2310
11101000
675410119812 63666765646233 3431 3229 30 68 71 727069
OPCODE
AAAA AAAAA
MSB
XXXX XX
MSB MSB
DDDDDDDDDD
ADDRESS BITS 32 DON'T CARE BITS
DATA BYTE 1
HIGH-IMPEDANCE
BIT 2047/2111
OF PAGE n
BIT 0 OF
PAGE n+1
SCK
CS
SI
SO
MSB MSB
2310
00001011
675410119812 39424341403833 3431 3229 30 44 47 484645
OPCODE
AAAA AAAAA
MSB
XXXX XX
MSB MSB
DDDDDDDDDD
ADDRESS BITS A16 - A0 DON'T CARE
DATA BYTE 1
HIGH-IMPEDANCE
36 3735
XX
41
3639J–DFLASH–11/2012
AT45DB011D
24.3 Continuous Array Read (Low Frequency: Opcode 03H)
24.4 Main Memory Page Read (Opcode: D2H)
24.5 Buffer Read (Opcode D4H)
SCK
CS
SI
SO
MSB MSB
2310
00000011
675410119812 373833 36353431 3229 30 39 40
OPCODE
AAAA AAAAA
MSB MSB
DDDDDDDDDD
ADDRESS BITS A16-A0
DATA BYTE 1
HIGH-IMPEDANCE
SCK
CS
SI
SO
MSB MSB
2310
11010010
675410119812 63666765646233 3431 3229 30 68 71 727069
OPCODE
AAAA AAAAA
MSB
XXXX XX
MSB MSB
DDDDDDDDDD
ADDRESS BITS 32 DON'T CARE BITS
DATA BYTE 1
HIGH-IMPEDANCE
SCK
CS
SI
SO
MSB MSB
2310
11010100
675410119812 394243414037 3833 36353431 3229 30 44 47 484645
OPCODE
XXXX AAAXX
MSB
XXXXXXXX
MSB MSB
DDDDDDDDDD
ADDRESS BITS
BINARY PAGE SIZE = 16 DON'T CARE + BFA7-BFA0
STANDARD DATAFLASH PAGE SIZE =
15 DON'T CARE + BFA8-BFA0 DON'T CARE
DATA BYTE 1
HIGH-IMPEDANCE
42
3639J–DFLASH–11/2012
AT45DB011D
24.6 Buffer Read (Low Frequency: Opcode D1H)
24.7 Read Sector Protection Register (Opcode 32H)
24.8 Read Sector Lockdown Register (Opcode 35H)
SCK
CS
SI
SO
MSB MSB
2310
11010001
675410119812 373833 36353431 3229 30 39 40
OPCODE
XXXX AAAXX
MSB MSB
DDDDDDDDDD
DATA BYTE 1
HIGH-IMPEDANCE
ADDRESS BITS
BINARY PAGE SIZE = 16 DON'T CARE + BFA7-BFA0
STANDARD DATAFLASH PAGE SIZE =
15 DON'T CARE + BFA8-BFA0
SCK
CS
SI
SO
MSB MSB
2310
00110010
675410119812 373833 36353431 3229 30 39 40
OPCODE
XXXX XXXXX
MSB MSB
DDDDDDDDD
DON'T CARE
DATA BYTE 1
HIGH-IMPEDANCE
SCK
CS
SI
SO
MSB MSB
2310
00110101
675410119812 373833 36353431 3229 30 39 40
OPCODE
XXXX XXXXX
MSB MSB
DDDDDDDDD
DON'T CARE
DATA BYTE 1
HIGH-IMPEDANCE
43
3639J–DFLASH–11/2012
AT45DB011D
24.9 Read Security Register (Opcode 77H)
24.10 Status Register Read (Opcode D7H)
24.11 Manufacturer and Device Read (Opcode 9FH)
SCK
CS
SI
SO
MSB MSB
2310
01110111
675410119812 373833 36353431 3229 30 39 40
OPCODE
XXXX XXXXX
MSB MSB
DDDDDDDDD
DON'T CARE
DATA BYTE 1
HIGH-IMPEDANCE
SCK
CS
SI
SO
MSB
2310
11010111
675410119812 212217 20191815 1613 14 23 24
OPCODE
MSB MSB
DDDDDD DDDD
MSB
DDDDDDDD
STATUS REGISTER DATA STATUS REGISTER DATA
HIGH-IMPEDANCE
SCK
CS
SI
SO
60
9FH
87 38
OPCODE
1FH DEVICE ID BYTE 1 DEVICE ID BYTE 2 00H
HIGH-IMPEDANCE
14 1615 22 2423 30 3231
Note: Each transition shown for SI and SO represents one byte (8 bits)
44
3639J–DFLASH–11/2012
AT45DB011D
25. Auto Page Rewrite Flowchart
Figure 25-1. Algorithm for Programming or Reprogramming of the Entire Array Sequentially
Notes: 1. This type of algorithm is used for applications in which the entire array is programmed sequentially, filling the array page-by-
page.
2. A page can be written using either a Main Memory Page Program operation or a Buffer Write operation followed by a Buffer
to Main Memory Page Program operation.
3. The algorithm above shows the programming of a single page. The algorithm will be repeated sequentially for each page
within the entire array.
START
MAIN MEMORY PAGE PROGRAM
THROUGH BUFFER
(82H)
END
provide address
and data
BUFFER WRITE
(84H)
BUFFER TO MAIN
MEMORY PAGE PROGRAM
(83H)
45
3639J–DFLASH–11/2012
AT45DB011D
Figure 25-2. Algorithm for Randomly Modifying Data
Notes: 1. To preserve data integrity, each page of a DataFlash sector must be updated/rewritten at least once within every 10,000
cumulative page erase and program operations.
2. A Page Address Pointer must be maintained to indicate which page is to be rewritten. The Auto Page Rewrite command
must use the address specified by the Page Address Pointer.
3. Other algorithms can be used to rewrite portions of the Flash array. Low-power applications may choose to wait until 10,000
cumulative page erase and program operations have accumulated before rewriting all pages of the sector. See application
note AN-4 (“Using Adesto’s Serial DataFlash”) for more details.
START
MAIN MEMORY PAGE
TO BUFFER TRANSFER
(53H)
INCREMENT PAGE
ADDRESS POINTER(2)
AUTO PAGE REWRITE(2)
(58H)
END
provide address of
page to modify
If planning to modify multiple
bytes currently stored within
a page of the Flash array
MAIN MEMORY PAGE PROGRAM
THROUGH BUFFER
(82H)
BUFFER WRITE
(84H)
BUFFER TO MAIN
MEMORY PAGE PROGRAM
(83H)
46
3639J–DFLASH–11/2012
AT45DB011D
26. Ordering Information
26.1 Ordering Code Detail
Notes: 1. The shipping carrier option is not marked on the devices.
2. Standard parts are shipped with the page size set to 264-bytes. The user is able to configure these parts to a 256-byte page
size if desired.
3. Parts ordered with suffix SL954 are shipped in bulk with the page size set to 256-bytes. Parts will have a 954 or SL954
marked on them.
4. Parts ordered with suffix SL955 are shipped in tape and reel with the page size set to 256 bytes. Parts will have a 954 or
SL954 marked on them.
A T 4 5 D 0 1 S S H B1D– B
Designator
Product Family
Device Density
01 = 1-megabit
Interface
1 = Serial
Package Option
SS = 8-lead, 0.150" wide SOIC
S = 8-lead, 0.208" wide SOIC
M = 8-pad, 5 x 6 x 0.6mm UDFN
Device Grade
H = NiPdAu lead finish, industrial
temperature range (-40°C to +85°C)
Shipping Carrier Option
B = Bulk (tubes)
Y = Trays
T = Tape and reel
Device Revision
26.2 Green Package Options (Pb/Halide-free/RoHS Compliant)
Ordering Code(1)(2) Package Lead Finish Operating Voltage fSCK (MHz) Operation Range
AT45DB011D-MH-Y
AT45DB011D-MH-T
AT45DB011D-MH-SL954(3)
AT45DB011D-MH-SL955(4)
8MA1
NiPdAu 2.7V to 3.6V 66 Industrial
(-40°C to +85°C)
AT45DB011D-SSH-B
AT45DB011D-SSH-T
AT45DB011D-SSH-SL954(3)
AT45DB011D-SSH-SL955(4)
8S1
AT45DB011D-SH-B
AT45DB011D-SH-T
AT45DB011D-SH-SL954(3)
AT45DB011D-SH-SL955(4)
8S2
Package Type
8MA1 8-pad,5x6x0.6mm, Thermally Enhanced Ultra Thin Dual Flat No Lead Package (UDFN)
8S1 8-lead, 0.150” Wide, Plastic Gull Wing Small Outline Package (JEDEC SOIC)
8S2 8-lead, 0.208” Wide, Plastic Gull Wing Small Outline Package (EIAJ SOIC)
47
3639J–DFLASH–11/2012
AT45DB011D
27. Packaging Information
27.1 8MA1 UDFN
TITLE DRAWING NO. GPC REV.
Package Drawing Contact:
contact@adestotech.com 8MA1 YFG D
8MA1, 8-pad (5 x 6 x 0.6 mm Body), Thermally
Enhanced Plastic Ultra Thin Dual Flat No Lead
Package (UDFN)
COMMON DIMENSIONS
(Unit of Measure = mm)
SYMBOL MIN NOM MAX N O T E
A 0.45 0.55 0.60
A1 0.00 0.02 0.05
b 0.35 0.40 0.48
C 0.152 REF
D 4.90 5.00 5.10
D2 3.80 4.00 4.20
E 5.90 6.00 6.10
E2 3.20 3.40 3.60
e 1.27
L 0.50 0.60 0.75
y 0.00 0.08
K 0.20 – –
4/15/08
Pin 1 ID
TOP VIEW
E
D
A1
A
SIDE VIEW
y
C
BOTTOM VIEW
E2
D2
L
b
e
1
2
3
4
8
7
6
5
Pin #1 Notch
(0.20 R)
0.45
K
Pin #1
Cham f e r
(C 0.35)
Option A
(Option B)
48
3639J–DFLASH–11/2012
AT45DB011D
27.2 8S1 JEDEC SOIC
DRAWING NO. REV. TITLE GPC
COMMON DIMENSIONS
(Unit of Measure = mm)
SYMBOL MIN NOM MAX NOTE
A1 0.10 0.25
A 1.35 – 1.75
b 0.31 – 0.51
C 0.17 0.25
D 4.80 5.05
E1 3.81 3.99
E 5.79 – 6.20
e 1.27 BSC
L 0.40 – 1.27
Ø
Ø
Ø
E
1
N
TOP VIEW
C
E1
END VIEW
A
b
L
A1
e
D
SIDE VIEW
Package Drawing Contact:
contact@adestotech.com
8S1 G
6/22/11
Notes: This drawing is for general information only.
Refer to JEDEC Drawing MS-012, Variation AA
for proper dimensions, tolerances, datums, etc.
8S1, 8-lead (0.150” Wide Body), Plastic Gull Wing
Small Outline (JEDEC SOIC) SWB
49
3639J–DFLASH–11/2012
AT45DB011D
27.3 8S2 EIAJ SOIC
TITLE DRAWING NO. GPC REV.
Package Drawing Contact:
contact@adestotech.com
8S2 STN F
8S2, 8-lead, 0.208” Body, Plastic Small
Outline Package (EIAJ)
4/15/08
COMMON DIMENSIONS
(Unit of Measure = mm)
SYMBOL MIN NOM MAX NOTE
Notes: 1. This drawing is for general information only; refer to EIAJ Drawing EDR-7320 for additional information.
2. Mismatch of the upper and lower dies and resin burrs aren't included.
3. Determines the true geometric position.
4. Values b,C apply to plated terminal. The standard thickness of the plating layer shall measure between 0.007 to .021 mm.
A 1.70 2.16
A1 0.05 0.25
b 0.35 0.48 4
C 0.15 0.35 4
D 5.13 5.35
E1 5.18 5.40 2
E 7.70 8.26
L 0.51 0.85
q
e 1.27 BSC 3
q
q
1
1
N
N
E
E
TOP VIEW
TOP VIEW
C
C
E1
E1
END VIEW
END VIEW
A
A
b
b
L
L
A1
A1
e
e
D
D
SIDE VIEW
SIDE VIEW
50
3639J–DFLASH–11/2012
AT45DB011D
28. Revision History
Revision Level Release Date History
A June 2006 Initial Release
B February 2007 Removed RDY/BUSY pin references.
C November 2007
Fixed the typographical error in the Block Architecture diagram.
Changed tVCSL time to 1ms.
Changed IDP (Max) to 15µA.
Added Chip Erase time.
Changed tRDPD time to 35µs.
Changed the tXFR and tCOMP times from 400µs to 200µs.
Changed part number ordering code to reflect NiPdAu lead finish.
- Changed AT45DB011D-SSU to AT45DB011D-SSH.
- Changed AT45DB011D-SU to AT45DB011D-SH.
- Changed AT45DB011D-MU to AT45DB011D-MH.
Added lead finish details to Ordering Information table.
Added Ordering Code Detail.
D March 2008
Changed ICC1 (Typ) and ICC1 (Max), for f = 66MHz, to 15mA and
25mA, respectively.
Changed ICC2 (Max) to 20mA.
Changed tBE (Typ) to 18ms.
Changed 8M1-A MLF package to 8MA1 UDFN package.
E May 2008 Added part number ordering code details for suffixes SL954/955.
F February 2009 Changed tDIS (Typ and Max) to 27ns and 35ns, respectively.
G March 2009
Changed Deep Power-Down Current values
- Increased typical value from 5µA to 15µA.
- Increased maximum value from 15µA to 25µA.
H April 2009 Updated Absolute Maximum Ratings
I May 2010
Changed tSE (Typ) 0.8 to 0.4 and (Max) 2.5 to 0.7.
Changed tCE (Typ) 1.8 to 1.2.
Changed from 10,000 to 20,000 cumulative page erase/program
operations in section 11.3.
Added “Please contact Adesto for availability of devices that are
specified to exceed the 20K cycle cumulative limit” in section 11.3.
J November 2012 Update to Adesto logos.
Corporate Office
California | USA
Adesto Headquarters
1250 Borregas Avenue
Sunnyvale, CA 94089
Phone: (+1) 408.400.0578
Email: contact@adestotech.com
© 2012 Adesto Technologies. All rights reserved. / Rev.: 3639J–DFLASH–11/2012
Disclaimer: Adesto Technologies Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Adesto's Terms
and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications
detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Adesto are granted by the
Company in connection with the sale of Adesto products, expressly or by implication. Adesto's products are not authorized for use as critical components in life support devices or systems.
Adesto®, the Adesto logo, CBRAM®, and DataFlash® are registered trademarks or trademarks of Adesto Technologies. All other marks are the property of their respective
owners.
Mouser Electronics
Authorized Distributor
Click to View Pricing, Inventory, Delivery & Lifecycle Information:
Adesto Technologies:
AT45DB041D-SU-2.5 AT45DB041D-SU