MR2A16A
256K x 16 MRAM Memory
FEATURES
• Fast35nsRead/WriteCycle
• SRAMCompatibleTiming,UsesExistingSRAMControllersWithout
Redesign
• UnlimitedRead&WriteEndurance
• DataNon-volatilefor>20-yearsatTemperature
• OneMemoryReplacesFlash,SRAM,EEPROMandBBSRAMin
SystemforSimpler,MoreEcientDesign
• Replacebattery-backedSRAMsolutionswithMRAMtoimprove
reliability
• 3.3VoltPowerSupply
• AutomaticDataProtectiononPowerLoss
• Commercial,Industrial,ExtendedTemperatures
• RoHS-CompliantSRAMTSOP2andBGAPackages-MSLLevel3
• AEC-Q100Grade1option
INTRODUCTION
TheMR2A16Aisa4,194,304-bitmagnetoresistiverandomaccess
memory(MRAM)deviceorganizedas262,144wordsof16bits.The
MR2A16AoersSRAMcompatible35nsread/writetimingwith
unlimitedendurance.Dataisalwaysnon-volatileforgreaterthan
20-years.Dataisautomaticallyprotectedonpowerlossbylow-
voltageinhibitcircuitrytopreventwriteswithvoltageoutofspecication.The
MR2A16Aistheidealmemorysolutionforapplicationsthatmustpermanentlystoreandretrievecritical
dataandprogramsquickly.
TheMR2A16Aisavailableinsmallfootprint400-mil,44-leadplasticsmall-outlineTSOPtype-IIpackageor
8mmx8mm,48-pinballgridarray(BGA)packagewith0.75mmballcenters.Thesepackagesarecompat-
iblewithsimilarlow-powerSRAMproductsandothernon-volatileRAMproducts.
TheMR2A16Aprovideshighlyreliabledatastorageoverawiderangeoftemperatures.Theproductis
oeredwithcommercial(0to+70°C),industrial(-40to+85°C),extended(-40to+105°C)andAEC-Q100
Grade1(-40to+125°C)operatingtemperaturerangeoptions.
MR2A16ARev.9,12/20111
RoHS
CONTENTS
1.DEVICEPINASSIGNMENT.........................................................................2
2.ELECTRICALSPECIFICATIONS.................................................................4
3.TIMINGSPECIFICATIONS.......................................................................... 7
4.ORDERINGINFORMATION.......................................................................12
5.MECHANICALDRAWING..........................................................................13
6.REVISIONHISTORY......................................................................................15
HowtoReachUs..........................................................................................15
EverspinTechnologies©2011
MR2A16ARev.9,12/20112
1. DEVICE PIN ASSIGNMENT
Figure 1.1 Block Diagram
Table 1.1 Pin Functions
Signal Name Function
A AddressInput
E ChipEnable
W WriteEnable
G OutputEnable
DQ DataI/O
VDD PowerSupply
VSS Ground
DC DoNotConnect
NC NoConnection
MR2A16A
EverspinTechnologies©2011
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
A
A
A
A
DQL0
DQL1
DQL2
DQL3
VDD
E
VSS
DQL4
DQL5
DQL6
DQL7
W
A
A
A
A
A
A
A
A
A
A
A
G
DQU15
DQU14
DQU13
DQU12
VSS
LB
VDD
DQU11
DQU10
DQU9
DQU8
DC
A
A
UB
A
123456
LB G A0 A1 A2 NC A
DQU8 UB A3 A4 E DQL0 B
DQU9 DQU10 A5 A6 DQL1 DQL2 C
VSS DQU11
A15
DQL3 VDD D
VDD DQU12 NC A16 DQL4 VSS E
DQU14 DQU13 A14
A13
DQL5 DQL6 F
DQU15 NC
A10
A17
A11
WDQL7 G
NC
A7
A9A8
A12
DC H
MR2A16ARev.9,12/20113
Figure 1.2 Pin Diagrams for Available Packages (Top View)
44-Pin TSOP Type2 48-Pin BGA
Table 1.2 Operating Modes
DEVICE PIN ASSIGNMENT MR2A16A
EverspinTechnologies©2011
E1G1W1LB1UB1Mode VDD Current DQL[7:0]2DQU[15:8]2
HXXXX Notselected ISB1,ISB2 Hi-Z Hi-Z
L H H X X Outputdisabled IDDR Hi-Z Hi-Z
LX X H H Outputdisabled IDDR Hi-Z Hi-Z
L L H L H LowerByteRead IDDR DOut Hi-Z
L L H H L UpperByteRead IDDR Hi-Z DOut
L L H L L WordRead IDDR DOut DOut
LXL L H LowerByteWrite IDDW Din Hi-Z
LXL H L UpperByteWrite IDDW Hi-Z Din
LXL L L WordWrite IDDW Din Din
1H=high,L=low,X=don’tcare
2Hi-Z=highimpedance
2. ELECTRICAL SPECIFICATIONS
Absolute Maximum Ratings
Thisdevicecontainscircuitrytoprotecttheinputsagainstdamagecausedbyhighstaticvoltagesor
electricelds;however,itisadvisedthatnormalprecautionsbetakentoavoidapplicationofany
voltagegreaterthanmaximumratedvoltagestothesehigh-impedance(Hi-Z)circuits.
Thedevicealsocontainsprotectionagainstexternalmagneticelds.Precautionsshouldbetaken
toavoidapplicationofanymagneticeldmoreintensethanthemaximumeldintensityspecied
inthemaximumratings.
MR2A16ARev.9,12/20114
Parameter Symbol Value Unit
Supplyvoltage2VDD -0.5to4.0 V
Voltageonanypin2VIN -0.5toVDD+0.5 V
Outputcurrentperpin IOUT ±20 mA
Packagepowerdissipation3PD0.600 W
Temperatureunderbias
MR2A16A(Commercial)
MR2A16AC(Industrial)
MR2A16AV(Extended)
MR2A16AM(AEC-Q100Grade1)
TBIAS -10to85
-45to95
-45to110
-45to130
°C
StorageTemperature Tstg -55to150 °C
Leadtemperatureduringsolder(3minutemax) TLead 260 °C
Maximummagneticeldduringwrite
MR2A16A(AllTemperatures) Hmax_write 2000 A/m
Maximummagneticeldduringreadorstandby Hmax_read 8000 A/m
1Permanentdevicedamagemayoccurifabsolutemaximumratingsareexceeded.Functionalopera-
tionshouldberestrictedtorecommendedoperatingconditions.Exposuretoexcessivevoltagesor
magneticeldscouldaectdevicereliability.
2AllvoltagesarereferencedtoVSS.
3 Powerdissipationcapabilitydependsonpackagecharacteristicsanduseenvironment.
Table 2.1 Absolute Maximum Ratings1
MR2A16A
EverspinTechnologies©2011
MR2A16ARev.9,12/20115
Parameter Symbol Min Typical Max Unit
Powersupplyvoltage1VDD 3.0 3.3 3.6 V
Writeinhibitvoltage VWI 2.5 2.7 3.01 V
Inputhighvoltage VIH 2.2 - VDD+0.32 V
Inputlowvoltage VIL -0.53- 0.8 V
Temperatureunderbias
MR2A16A(Commercial)
MR2A16AC(Industrial)
MR2A16AV(Extended)
MR2A16AM(AEC-Q100Grade1)4
TA
0
-40
-40
-40
70
85
105
125
°C
1 Thereisa2msstartuptimeonceVDDexceedsVDD,(max).SeePower Up and Power Down Sequencing below.
2 VIH(max)=VDD+0.3VDC;VIH(max)=VDD+2.0VAC(pulsewidth≤10ns)forI≤20.0mA.
3V
IL(min)=-0.5VDC;VIL(min)=-2.0VAC(pulsewidth≤10ns)forI≤20.0mA.
4AEC-Q100Grade1temperatureprofileassumes10%dutycycleatmaximumtemperature(2yearsoutof20yearslife.)
Table 2.2 Operating Conditions
Power Up and Power Down Sequencing
TheMRAMisprotectedfromwriteoperationswheneverVDDislessthanVWI.AssoonasVDDexceedsVDD(min),
thereisastartuptimeof2msbeforereadorwriteoperationscanstart.Thistimeallowsmemorypower
suppliestostabilize.
TheEandWcontrolsignalsshouldtrackVDDonpoweruptoVDD-0.2VorVIH(whicheverislower)andremain
highforthestartuptime.Inmostsystems,thismeansthatthesesignalsshouldbepulledupwitharesis-
torsothatsignalremainshighifthedrivingsignalisHi-Zduringpowerup.AnylogicthatdrivesEandW
shouldholdthesignalshighwithapower-onresetsignalforlongerthanthestartuptime.
DuringpowerlossorbrownoutwhereVDDgoesbelowVWI,writesareprotectedandastartuptimemustbe
observedwhenpowerreturnsaboveVDD(min).
BROWNOUT OR POWER LOSS
NORMAL OPERATION NORMAL OPERATION
STARTUP TIME STARTUP TIME
VWI VWI
VDD
VDD
WRITES INHIBITED
W
E
Figure 2.1 Power Up and Power Down Diagram
MR2A16A
Electrical Specications
EverspinTechnologies©2011
MR2A16ARev.9,12/20116
Parameter Symbol Min Typical Max Unit
Inputleakagecurrent Ilkg(I) - - ±1 μA
Outputleakagecurrent Ilkg(O) - - ±1 μA
Outputlowvoltage
(IOL=+4mA)
(IOL=+100μA)
VOL - - 0.4
VSS+0.2
V
Outputhighvoltage
(IOH=-4mA)
(IOH=-100μA)
VOH 2.4
VDD-0.2
--V
Table 2.3 DC Characteristics
Table 2.4 Power Supply Characteristics
Parameter Symbol Typical Max Unit
ACactivesupplycurrent-readmodes1
(IOUT=0mA,VDD=max) IDDR 55 80 mA
ACactivesupplycurrent-writemodes1
(VDD=max)
CommercialGrade
IndustrialGrade
ExtendedGrade
AEC-Q100Grade
IDDW
105
105
105
105
155
165
165
165
mA
ACstandbycurrent
(VDD=max,E=VIH)
no other restrictions on other inputs
ISB1 18 28 mA
CMOSstandbycurrent
(E≥VDD-0.2VandVInVSS+0.2Vor≥VDD-0.2V)
(VDD=max,f=0MHz)
ISB2 9 12 mA
1 Allactivecurrentmeasurementsaremeasuredwithoneaddresstransitionpercycleandatminimumcycletime.
MR2A16A
Electrical Specications
EverspinTechnologies©2011
MR2A16ARev.9,12/20117
MR2A16A
3. TIMING SPECIFICATIONS
Table 3.1 Capacitance1
Parameter Symbol Typical Max Unit
Addressinputcapacitance CIn - 6 pF
Controlinputcapacitance CIn - 6 pF
Input/Outputcapacitance CI/O -8pF
1 f=1.0MHz,dV=3.0V,TA=25°C,periodicallysampledratherthan100%tested.
Table 3.2 AC Measurement Conditions
Figure 3.1 Output Load Test Low and High
Figure 3.2 Output Load Test All Others
Parameter Value Unit
Logicinputtimingmeasurementreferencelevel 1.5 V
Logicoutputtimingmeasurementreferencelevel 1.5 V
Logicinputpulselevels 0or3.0 V
Inputrise/falltime 2 ns
Outputloadforlowandhighimpedanceparameters SeeFigure3.1
Outputloadforallothertimingparameters SeeFigure3.2
V
Output
L= 1.5 V
RL= 50 Ω
ZD= 50 Ω
Output
435 Ω
590 Ω
5 pF
3.3 V
EverspinTechnologies©2011
MR2A16A
Timing Specications
MR2A16ARev.9,12/20118
Parameter Symbol Min Max Unit
Readcycletime tAVAV 35 - ns
Addressaccesstime tAVQV - 35 ns
Enableaccesstime2tELQV - 35 ns
Outputenableaccesstime tGLQV - 15 ns
Byteenableaccesstime tBLQV - 15 ns
Outputholdfromaddresschange tAXQX 3 - ns
Enablelowtooutputactive3tELQX 3 - ns
Outputenablelowtooutputactive3tGLQX 0 - ns
Byteenablelowtooutputactive3tBLQX 0 - ns
EnablehightooutputHi-Z3tEHQZ 0 15 ns
OutputenablehightooutputHi-Z3tGHQZ 0 10 ns
BytehightooutputHi-Z3tBHQZ 0 10 ns
1 Wishighforreadcycle.Powersuppliesmustbeproperlygroundedanddecoupled,andbuscontentionconditionsmustbe
minimizedoreliminatedduringreadorwritecycles.
2 AddressesvalidbeforeoratthesametimeEgoeslow.
3 Thisparameterissampledandnot100%tested.Transitionismeasured±200mVfromthesteady-statevoltage.
Table 3.3 Read Cycle Timing1
Read Mode
Figure 3.3A Read Cycle 1
Figure 3.3B Read Cycle 2
EverspinTechnologies©2011
MR2A16A
Timing Specications
MR2A16ARev.9,12/20119
Table 3.4 Write Cycle Timing 1 (W Controlled)1
Parameter Symbol Min Max Unit
Writecycletime2tAVAV 35 - ns
Addressset-uptime tAVWL 0 - ns
Addressvalidtoendofwrite(Ghigh) tAVWH 18 - ns
Addressvalidtoendofwrite(Glow) tAVWH 20 - ns
Writepulsewidth(Ghigh) tWLWH
tWLEH
15 - ns
Writepulsewidth(Glow) tWLWH
tWLEH
15 - ns
Datavalidtoendofwrite tDVWH 10 - ns
Dataholdtime tWHDX 0 - ns
WritelowtodataHi-Z3tWLQZ 0 12 ns
Writehightooutputactive3tWHQX 3 - ns
Writerecoverytime tWHAX 12 - ns
1 AllwriteoccursduringtheoverlapofElowandWlow.Powersuppliesmustbeproperlygroundedanddecoupledandbus
contentionconditionsmustbeminimizedoreliminatedduringreadandwritecycles.IfGgoeslowatthesametimeorafter
Wgoeslow,theoutputwillremaininahighimpedancestate.AfterW,EorUB/LBhasbeenbroughthigh,thesignalmust
remaininsteady-statehighforaminimumof2ns.TheminimumtimebetweenEbeingassertedlowinonecycletoEbeing
assertedlowinasubsequentcycleisthesameastheminimumcycletimeallowedforthedevice.
2 Allwritecycletimingsarereferencedfromthelastvalidaddresstothersttransitionaddress.
3 Thisparameterissampledandnot100%tested.Transitionismeasured±200mVfromthesteady-statevoltage.Atanygiven
voltageortemperate,tWLQZ(max)<tWHQX(min)
Figure 3.4 Write Cycle Timing 1 (W Controlled)
EverspinTechnologies©2011
MR2A16A
Timing Specications
EverspinTechnologies©2011 MR2A16ARev.9,12/201110
Table 3.5 Write Cycle Timing 2 (E Controlled)1
Figure 3.5 Write Cycle Timing 2 (E Controlled)1
Parameter Symbol Min Max Unit
Writecycletime2tAVAV 35 - ns
Addressset-uptime tAVEL 0 - ns
Addressvalidtoendofwrite(Ghigh) tAVEH 18 - ns
Addressvalidtoendofwrite(Glow) tAVEH 20 - ns
Enabletoendofwrite(Ghigh) tELEH
tELWH
15 - ns
Enabletoendofwrite(Glow)3tELEH
tELWH
15 - ns
Datavalidtoendofwrite tDVEH 10 - ns
Dataholdtime tEHDX 0 - ns
Writerecoverytime tEHAX 12 - ns
1 AllwriteoccursduringtheoverlapofElowandWlow.Powersuppliesmustbeproperlygroundedanddecoupledandbus
contentionconditionsmustbeminimizedoreliminatedduringreadandwritecycles.IfGgoeslowatthesametimeorafter
Wgoeslow,theoutputwillremaininahighimpedancestate.AfterW,EorUB/LBhasbeenbroughthigh,thesignalmust
remaininsteady-statehighforaminimumof2ns.TheminimumtimebetweenEbeingassertedlowinonecycletoEbeing
assertedlowinasubsequentcycleisthesameastheminimumcycletimeallowedforthedevice.
2 Allwritecycletimingsarereferencedfromthelastvalidaddresstothersttransitionaddress.
3 IfEgoeslowatthesametimeorafterWgoeslow,theoutputwillremaininahigh-impedancestate.IfEgoeshighatthe
sametimeorbeforeWgoeshigh,theoutputwillremaininahigh-impedancestate.
MR2A16A
Timing Specications
MR2A16ARev.9,12/201111
Table 3.6 Write Cycle Timing 3 (LB/UB Controlled)1
Table 3.6 Write Cycle Timing 3 (UB/LB Controlled)
Parameter Symbol Min Max Unit
Writecycletime2tAVAV 35 - ns
Addressset-uptime tAVBL 0 - ns
Addressvalidtoendofwrite(Ghigh) tAVBH 18 - ns
Addressvalidtoendofwrite(Glow) tAVBH 20 - ns
Writepulsewidth(Ghigh) tBLEH
tBLWH
15 - ns
Writepulsewidth(Glow) tBLEH
tBLWH
15 - ns
Datavalidtoendofwrite tDVBH 10 - ns
Dataholdtime tBHDX 0 - ns
Writerecoverytime tBHAX 12 - ns
1 AllwriteoccursduringtheoverlapofElowandWlow.Powersuppliesmustbeproperlygroundedanddecoupledandbus
contentionconditionsmustbeminimizedoreliminatedduringreadandwritecycles.IfGgoeslowatthesametimeorafter
Wgoeslow,theoutputwillremaininahighimpedancestate.AfterW,EorUB/LBhasbeenbroughthigh,thesignalmust
remaininsteady-statehighforaminimumof2ns.Ifbothbytecontrolsignalsareasserted,thetwosignalsmusthaveno
morethan2nsskewbetweenthem.TheminimumtimebetweenEbeingassertedlowinonecycletoEbeingassertedlowin
asubsequentcycleisthesameastheminimumcycletimeallowedforthedevice.
2 Allwritecycletimingsarereferencedfromthelastvalidaddresstothersttransitionaddress.
EverspinTechnologies©2011
MR2A16ARev.9,12/201112
MR2A16A
4. ORDERING INFORMATION
Figure 4.1 Part Numbering System
Carrier Blank = Tray, R = Tape & Reel
Speed 35 ns
Package (YS = TSOPII, MA = FBGA)
Temperature Range
Blank = Commercial 0 to + 70 °C
C = Industrial -40 to + 85°C
V = Extended -40 to +105 °C
M = AEC-Q100 Grade 1 -40 to +125 °C
Data Width
08 = 8-Bit, 16 = 16-bit
Type A = Asynchronous, S = Synchronous
Density (56 = 256 Kb, 0 = 1Mb, 1 =2Mb,
2 =4Mb, 4 =16Mb
Magnetoresistive RAM (MR)
MR 2 A 16 A V YS 35 R
Part Number Description - Operating Temperature Grade Package Ship Pack Temp Range
MR2A16AYS35 3.3v256Kx16MRAMCommercial 44-TSOP2 Tray 0to+70°C
MR2A16ACYS35 3.3v256Kx16MRAMIndustrial 44-TSOP2 Tray -40to+85°C
MR2A16AVYS35 3.3v256Kx16MRAMExtended 44-TSOP2 Tray -40to+105°C
MR2A16AMYS3513.3v256Kx16MRAMAEC-Q100Grade1 44-TSOP2 Tray -40to+125 °C
MR2A16AYS35R 3.3v256Kx16MRAMCommercial 44-TSOP2 Tape&Reel 0to+70°C
MR2A16ACYS35R 3.3v256Kx16MRAMIndustrial 44-TSOP2 Tape&Reel -40to+85°C
MR2A16AVYS35R 3.3v256Kx16MRAMExtended 44-TSOP2 Tape&Reel -40to+105°C
MR2A16AMYS35R13.3v256Kx16MRAMAEC-Q100Grade1 44-TSOP2 Tape&Reel -40to+125 °C
MR2A16AMA35 3.3v256Kx16MRAMCommercial 48-BGA Tray 0to+70°C
MR2A16ACMA35 3.3v256Kx16MRAMIndustrial 48-BGA Tray -40to+85°C
MR2A16AVMA35 3.3v256Kx16MRAMExtended 48-BGA Tray -40to+105°C
MR2A16AMA35R 3.3v256Kx16MRAMCommercial 48-BGA Tape&Reel 0to+70°C
MR2A16ACMA35R 3.3v256Kx16MRAMIndustrial 48-BGA Tape&Reel -40to+85°C
MR2A16AVMA35R 3.3v256Kx16MRAMExtended 48-BGA Tape&Reel -40to+105°C
1 Preliminary Products: These products are classied as Preliminary until the completion of all qualication tests. The specications in this data sheet are intended to be nal but are subject to
change. Please check the Everspin web site www.everspin.com for the latest information on product status.
Table 4.1 Available Parts
EverspinTechnologies©2011
MR2A16ARev.9,12/201113
Figure 5.1 44-TSOP2
MR2A16A
5. MECHANICAL DRAWING
Print Version Not To Scale
1. DimensionsandtolerancesperASMEY14.5M-1994.
2. DimensionsinMillimeters.
3. Dimensionsdonotincludemoldprotrusion.
4. DimensiondoesnotincludeDAMbarprotrusions.
DAMBarprotrusionshallnotcausetheleadwidthtoexceed0.58.
EverspinTechnologies©2011
MR2A16ARev.9,12/201114
TOP VIEW
BOTTOM VIEW SIDE VIEW
Figure 5.2 48-FBGA
Print Version Not To Scale
1. DimensionsinMillimeters.
2. DimensionsandtolerancesperASMEY14.5M-1994.
3. MaximumsolderballdiametermeasuredparalleltoDATUMA
4. DATUMA,theseatingplaneisdeterminedbythesphericalcrowns
ofthesolderballs.
5. Parallelismmeasurementshallexcludeanyeectofmarkontop
surfaceofpackage.
MR2A16A
Mechanical Drawings
EverspinTechnologies©2011
MR2A16A
MR2A16ARev.9,12/201115
Revision Date Description of Change
5 Sept21,2007
ChangedMR2A16ATS35CproductdescriptiontoLegacyCommercial.AddedtheNewCom-
mericaltemperatureproduct(MR2A16AYS35)information.Table3:MR2A16AYS35Hmax-
write=25Oe.Table4:MR2A16AYS35hasa2mspowerupwaitingperiod.Table6:Applied
valuestoTBD’sinIDDspecications.
6 Nov12,2007
Table2:ChangedIDDAtoIDDRorIDDW.Table13:AddednoteindicatingthatTSandYSare
bothvalidpackagecodes.CurrentPartNumberingSystem:Addedcommercial(missinglet-
ter)temperaturerange.
7 Sep12,2008
ReformatDatasheetforEverSpin,AddBGAPackagingInformation,AddTape&ReelPart
Numbers,AddPowerSequencingInfo,CorrectIOHspecofVOHto-100uA,CorrectacTest
Conditions.
8July22,2009 AddTSOP2LeadCross-Section,AddProductionNote.Convertedtonewdocumentformat.
9 Dec16,2011 AddedAEC-Q100Grade1productoptionforTSOP2packagetoTable4.1.RevisedTables
2.1,2.2and4.1toincludeAEC-Q100Grade1specications.Newlogodesign.
6. REVISION HISTORY
Information in this document is provided solely to enable system and software implementers to use
Everspin Technologies products. There are no express or implied licenses granted hereunder to design or
fabricate any integrated circuit or circuits based on the information in this document. Everspin Technolo-
gies reserves the right to make changes without further notice to any products herein. Everspin makes no
warranty, representation or guarantee regarding the suitability of its products for any particular purpose,
nor does Everspin Technologies assume any liability arising out of the application or use of any product or
circuit, and specically disclaims any and all liability, including without limitation consequential or inci-
dental damages. “Typical” parameters, which may be provided in Everspin Technologies data sheets and/
or specications can and do vary in dierent applications and actual performance may vary over time. All
operating parameters including Typicals” must be validated for each customer application by customer’s
technical experts. Everspin Technologies does not convey any license under its patent rights nor the rights
of others. Everspin Technologies products are not designed, intended, or authorized for use as compo-
nents in systems intended for surgical implant into the body, or other applications intended to support
or sustain life, or for any other application in which the failure of the Everspin Technologies product
could create a situation where personal injury or death may occur. Should Buyer purchase or use Everspin
Technologies products for any such unintended or unauthorized application, Buyer shall indemnify and
hold Everspin Technologies and its ocers, employees, subsidiaries, aliates, and distributors harmless
against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or
indirectly, any claim of personal injury or death associated with such unintended or unauthorized use,
even if such claim alleges that Everspin Technologies was negligent regarding the design or manufacture
of the part. Everspin™ and the Everspin logo are trademarks of Everspin Technologies, Inc. All other
product or service names are the property of their respective owners.
©Everspin Technologies, Inc. 2011
How to Reach Us:
HomePage:
www.everspin.com
E-Mail:
support@everspin.com
orders@everspin.com
sales@everspin.com
USA/Canada/South and Central America
EverspinTechnologies
1347N.AlmaSchoolRoad,Suite220
Chandler,Arizona85224
+1-877-347-MRAM(6726)
+1-480-347-1111
Europe, Middle East and Africa
support.europe@everspin.com
Japan
support.japan@everspin.com
Asia Pacic
support.asia@everspin.com
Filename:
MR2A16A_Datasheet_EST193_Rev9.pdf
EverspinTechnologies©2011