Page 22 Board Design Considerations
Cyclone III Design Guidelines July 2012 Altera Corporation
Requirements and Behavior
The requirement and behavior of a Cyclone III device are listed in Table 6 for each
stage before configuration.
After the Cyclone III device enters user mode, the POR circuit continues to monitor
the
VCCINT
and
VCCA
pins so that a brown-out condition during user mode can be
detected. If the VCCINT and VCCA voltage sags below the POR trip point during user
mode, the POR circuit resets the device. The POR circuit does not reset the device if
the VCCIO voltage sags during user mode.
fFor more information about power-on reset, refer to the Hot Socketing and Power-On
Reset in Cyclone III Device Family chapter in the Cyclone III Device Handbook.
Table 6. Requirement and Behavior of Device During Various Power-up Stages
Stages
Setup
Requirement Behavior
Pre-Power Up
■Signals can be driven into Cyclone III I/O pins,
dedicated inputs and dedicated clock pins
without damaging the device.
■Determine the required POR time for your device;
fast POR (3 ms to 9 ms) or standard POR (50 ms
to 200 ms). Selection is determined by
MSEL
pins
setting.
Not applicable
VCC Ramp
■Can support any power-up sequence of supplies.
■VCCIO, VCCINT, and VCCA are required. VCCIO
for banks with configuration pins (1, 6, 7, and 8)
are required.
■Supplies must meet ramp rate according to
required POR; 50 s to 3 ms for fast POR or
50 ms for standard POR. Fast POR is used when
Cyclone III device is required to wake up quickly
to begin operation. Select POR using
MSEL
pin
settings—refer to the Configuration, Design
Security, and Remote System Upgrades in the
Cyclone III Device Family chapter in the
Cyclone III Device Handbook.
■VCC ramp must be monotonic.
■Output buffers tri-stated for all conditions, for
example:
■when VCCIO is powered before VCCINT
■if the I/O pad voltage is higher than VCCIO
■sudden voltage spikes (overshoot) during
hot-socketing.
■Exception for configuration pins, which are
expected to drive out during power-up cycle. No
hot socketing circuit for these pins.
■No current path exists from I/O pin to VCCINT or
VCCIO, as hot-socketing circuit is enabled. Refer
to the Hot Socketing and Power-On Reset in the
Cyclone II Device Family chapter in the
Cyclone III Device Handbook for leakage or
driving current during hot-socketing.
■Safe from latch-up, no low-impedance path from
VCC to GND that may result in large current
passing through the path.
POR
■Maintain VCC ramp to desired operating voltage
level.
■If maximum VCC ramp time cannot be met, use
an external component to hold
nCONFIG
low until
the power supplies have reached their minimum
recommended operating levels. Else, the device
may not configure properly and enter user mode.
■Output buffers remain tri-stated.
■POR circuit keeps device in reset state until all
VCC supplies have stabilized and reached
acceptable levels before configuration is
triggered.