ispMACH 4000ZE Family Data Sheet
9
Table 6. GLB/MC/ORP Combinations for ispMACH 4128ZE
Table 7. GLB/MC/ORP Combinations for ispMACH 4032ZE and 4064ZE
Output Enable Routing Multiplexers
The OE Routing Pool provides the corresponding local output enable (OE) product term to the I/O cell.
I/O Cell
The I/O cell contains the following programmable elements: output buffer, input buffer, OE multiplexer, Power Guard
and bus maintenance circuitry. Figure 8 details the I/O cell.
GLB/MC ORP Mux Input Macrocells
[GLB] [MC 0] M0, M1, M2, M3, M4, M5, M6, M7
[GLB] [MC 1] M1, M2, M3, M4, M5, M6, M7, M8
[GLB] [MC 2] M2, M3, M4, M5, M6, M7, M8, M9
[GLB] [MC 3] M4, M5, M6, M7, M8, M9, M10, M11
[GLB] [MC 4] M5, M6, M7, M8, M9, M10, M11, M12
[GLB] [MC 5] M6, M7, M8, M9, M10, M11, M12, M13
[GLB] [MC 6] M8, M9, M10, M11, M12, M13, M14, M15
[GLB] [MC 7] M9, M10, M11, M12, M13, M14, M15, M0
[GLB] [MC 8] M10, M11, M12, M13, M14, M15, M0, M1
[GLB] [MC 9] M12, M13, M14, M15, M0, M1, M2, M3
[GLB] [MC 10] M13, M14, M15, M0, M1, M2, M3, M4
[GLB] [MC 11] M14, M15, M0, M1, M2, M3, M4, M5
GLB/MC ORP Mux Input Macrocells
[GLB] [MC 0] M0, M1, M2, M3, M4, M5, M6, M7
[GLB] [MC 1] M1, M2, M3, M4, M5, M6, M7, M8
[GLB] [MC 2] M2, M3, M4, M5, M6, M7, M8, M9
[GLB] [MC 3] M3, M4, M5, M6, M7, M8, M9, M10
[GLB] [MC 4] M4, M5, M6, M7, M8, M9, M10, M11
[GLB] [MC 5] M5, M6, M7, M8, M9, M10, M11, M12
[GLB] [MC 6] M6, M7, M8, M9, M10, M11, M12, M13
[GLB] [MC 7] M7, M8, M9, M10, M11, M12, M13, M14
[GLB] [MC 8] M8, M9, M10, M11, M12, M13, M14, M15
[GLB] [MC 9] M9, M10, M11, M12, M13, M14, M15, M0
[GLB] [MC 10] M10, M11, M12, M13, M14, M15, M0, M1
[GLB] [MC 11] M11, M12, M13, M14, M15, M0, M1, M2
[GLB] [MC 12] M12, M13, M14, M15, M0, M1, M2, M3
[GLB] [MC 13] M13, M14, M15, M0, M1, M2, M3, M4
[GLB] [MC 14] M14, M15, M0, M1, M2, M3, M4, M5
[GLB] [MC 15] M15, M0, M1, M2, M3, M4, M5, M6