Product
Folder
Order
Now
Technical
Documents
Tools &
Software
Support &
Community
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
LM3478
SNVS085X JULY 2000REVISED DECEMBER 2017
LM3478 High-Efficiency Low-Side N-Channel Controller for Switching Regulator
1
1 Features
1 8-lead VSSOP-8 and SOIC-8 packages
Internal Push-Pull Driver With 1-A Peak Current
Capability
Current Limit and Thermal Shutdown
Frequency Compensation Optimized With a
Capacitor and a Resistor
Internal Soft Start
Current Mode Operation
Undervoltage Lockout With Hysteresis
Create a Custom Design Using the LM3478 with
the WEBENCH Power Designer
2 Applications
Distributed Power Systems
Battery Chargers
Offline Power Supplies
Telecom Power Supplies
Automotive Power Systems
Wide Supply Voltage Range of 2.97 V to 40 V
100-kHz to 1-MHz Adjustable Clock Frequency
±2.5% (Over Temperature) Internal Reference
10-µA Shutdown Current (Over Temperature)
3 Description
The LM3478 is a versatile Low-Side N-Channel
MOSFET controller for switching regulators. It is
suitable for use in topologies requiring a low side
MOSFET, such as boost, flyback, SEPIC, etc.
Moreover, the LM3478 can be operated at extremely
high switching frequency in order to reduce the
overall solution size. The switching frequency of the
LM3478 can be adjusted to any value between 100
kHz and 1 MHz by using a single external resistor.
Current mode control provides superior bandwidth
and transient response, besides cycle-by-cycle
current limiting. Output current can be programmed
with a single external resistor.
The LM3478 has built-in features such as thermal
shutdown, short-circuit protection, over voltage
protection, etc. Power saving shutdown mode
reduces the total supply current to 5 µA and allows
power supply sequencing. Internal soft-start limits the
inrush current at start-up.
Device Information(1)
PART NUMBER PACKAGE BODY SIZE (NOM)
LM3478 SOIC (8) 4.90 mm x 3.91 mm
VSSOP (8) 3.00 mm x 3.00 mm
(1) For all available packages, see the orderable addendum at
the end of the datasheet.
Typical High Efficiency Step-Up (Boost) Converter
2
LM3478
SNVS085X JULY 2000REVISED DECEMBER 2017
www.ti.com
Product Folder Links: LM3478
Submit Documentation Feedback Copyright © 2000–2017, Texas Instruments Incorporated
Table of Contents
1 Features.................................................................. 1
2 Applications ........................................................... 1
3 Description............................................................. 1
4 Revision History..................................................... 2
5 Pin Configuration and Functions......................... 3
6 Specifications......................................................... 4
6.1 Absolute Maximum Ratings ...................................... 4
6.2 ESD Ratings - LM3478 ............................................ 4
6.3 Recommended Operating Conditions....................... 4
6.4 Thermal Information.................................................. 5
6.5 Electrical Characteristics........................................... 5
6.6 Typical Characteristics.............................................. 7
7 Detailed Description............................................ 11
7.1 Overview................................................................. 11
7.2 Functional Block Diagram....................................... 12
7.3 Feature Description................................................. 12
7.4 Device Functional Modes........................................ 15
8 Application and Implementation ........................ 16
8.1 Application Information............................................ 16
8.2 Typical Applications ................................................ 16
9 Power Supply Recommendations...................... 28
10 Layout................................................................... 28
10.1 Layout Guidelines ................................................. 28
10.2 Layout Example .................................................... 29
11 Device and Documentation Support................. 30
11.1 Custom Design with WEBENCH Tools................. 30
11.2 Receiving Notification of Documentation Updates 30
11.3 Documentation Support ....................................... 30
11.4 Related Links ........................................................ 30
11.5 Trademarks........................................................... 30
11.6 Electrostatic Discharge Caution............................ 30
11.7 Glossary................................................................ 30
12 Mechanical, Packaging, and Orderable
Information........................................................... 31
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision W (December 2014) to Revision X Page
Deleted LM3478Q-Q1 device. See LM3478Q-Q1 data sheet ............................................................................................... 1
Changed package from "DCK" to "DGK" for LM3478 and LM3478-Q1 devices in the Thermal Information table;
changed pin complement from "3" to "8" for the D, and DGK packages ............................................................................... 5
Changed RθJA for the D package from "157.2" to "105.3" °C/W............................................................................................. 5
Changed RθJC(top) for the D package from "49.9" to "50.3" °C/W............................................................................................ 5
Changed RθJB for the D package from "77.1" to "55.8" °C/W................................................................................................. 5
Changed ψJT for the D package from "4.7" to "6.8" °C/W ...................................................................................................... 5
Changed ψJB for the D package from "75.8" to "54.7" °C/W.................................................................................................. 5
Changes from Revision V (February 2013) to Revision W Page
Added ESD Ratings table, Feature Description section, Device Functional Modes,Application and Implementation
section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and
Mechanical, Packaging, and Orderable Information section ................................................................................................. 4
Deleted Thermal Resistance parameter from Electrical Characteristics ............................................................................... 6
Changes from Revision U (February 2013) to Revision V Page
3
LM3478
www.ti.com
SNVS085X JULY 2000REVISED DECEMBER 2017
Product Folder Links: LM3478
Submit Documentation FeedbackCopyright © 2000–2017, Texas Instruments Incorporated
5 Pin Configuration and Functions
8-Lead VSSOP-8 Package
3 Pins
Top View
8-Lead SOIC-8
3 Pins
Top View
Pin Functions
PIN I/O DESCRIPTION
NAME NO.
ISEN 1 I Current sense input pin. Voltage generated across an external sense resistor is fed into this pin.
COMP 2 I Compensation pin. A resistor, capacitor combination connected to this pin provides compensation for the
control loop.
FB 3 I Feedback pin. The output voltage should be adjusted using a resistor divider to provide 1.26 V at this pin.
AGND 4 G Analog ground pin.
PGND 5 G Power ground pin.
DR 6 O Drive pin. The gate of the external MOSFET should be connected to this pin.
FA/SD 7 I Frequency adjust and Shutdown pin. A resistor connected to this pin sets the oscillator frequency. A high
level on this pin for longer than 30 µs will turn the device off. The device will then draw less than 10µA from
the supply.
VIN 8 P Power Supply Input pin.
4
LM3478
SNVS085X JULY 2000REVISED DECEMBER 2017
www.ti.com
Product Folder Links: LM3478
Submit Documentation Feedback Copyright © 2000–2017, Texas Instruments Incorporated
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended
Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
6 Specifications
6.1 Absolute Maximum Ratings
over operating free-air temperature (unless otherwise noted) (1)
MIN MAX UNIT
Input Voltage 45 V
FB Pin Voltage –0.4< V V FB < 7 V
FA/SD Pin Voltage –0.4 < VFA/SD VFA/SD< 7 V
Peak Driver Output Current
(<10µs) 1 A
Power Dissipation Internally Limited
Junction Temperature +150 °C
Lead Temperature Vapor Phase (60 s) 215 °C
Infrared (15 s) 260 °C
DR Pin Voltage –0.4 VDR VDR 8 V
ISEN Pin Voltage 500 mV
Tstg Storage temperature 65 150 °C
(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
6.2 ESD Ratings - LM3478 VALUE UNIT
V(ESD) Electrostatic discharge Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins(1) ±2000 V
Charged device model (CDM), per JEDEC specification JESD22-C101,
all pins(2) ±750
6.3 Recommended Operating Conditions
over operating free-air temperature range (unless otherwise noted) MIN NOM MAX UNIT
Supply Voltage 2.97 VIN VIN 40 V
Junction Temperature Range 40 TJTJ+125 °C
Switching Frequency 100 FSW FSW 1 MHz
5
LM3478
www.ti.com
SNVS085X JULY 2000REVISED DECEMBER 2017
Product Folder Links: LM3478
Submit Documentation FeedbackCopyright © 2000–2017, Texas Instruments Incorporated
(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
6.4 Thermal Information
THERMAL METRIC(1) LM3478
UNITD DGK
8 PINS 8 PINS
RθJA Junction-to-ambient thermal resistance 105.3 157.2 °C/W
RθJC(top) Junction-to-case (top) thermal resistance 50.3 49.9 °C/W
RθJB Junction-to-board thermal resistance 55.8 77.1 °C/W
ψJT Junction-to-top characterization parameter 6.8 4.7 °C/W
ψJB Junction-to-board characterization parameter 54.7 75.8 °C/W
RθJC(bot) Junction-to-case (bottom) thermal resistance N/A N/A °C/W
(1) The voltage on the drive pin, VDR is equal to the input voltage when input voltage is less than 7.2 V. VDR is equal to 7.2 V when the
input voltage is greater than or equal to 7.2 V.
(2) The limits for the maximum duty cycle can not be specified since the part does not permit less than 100% maximum duty cycle
operation.
(3) For this test, the FA/SD pin is pulled to ground using a 40-K resistor.
(4) For this test, the FA/SD pin is pulled to 5 V using a 40-K resistor.
6.5 Electrical Characteristics
Unless otherwise specified, VIN = 12V, RFA = 40k, TJ= 25°C
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
VFB Feedback Voltage VCOMP = 1.4V, 2.97 VIN 40V 1.2416 1.26 1.2843 V
VCOMP = 1.4V, 2.97 VIN 40V, 40°C
TJ125°C 1.228 1.292
ΔVLINE Feedback Voltage Line
Regulation 2.97 VIN 40V 0.001 %/V
ΔVLOAD Output Voltage Load
Regulation IEAO Source/Sink ±0.5 %/A
VUVLO Input Undervoltage
Lock-out 2.85 V
40°C TJ125°C 2.97
VUV(HYS) Input Undervoltage
Lock-out Hysteresis 170 mV
40°C TJ125°C 130 210
Fnom Nominal Switching
Frequency RFA = 40K400 kHz
RFA = 40K,40°C TJ125°C 350 440
RDS1 (ON) Driver Switch On
Resistance (top) IDR = 0.2A, VIN= 5V 16
Ω
RDS2 (ON) Driver Switch On
Resistance (bottom) IDR = 0.2A 4.5
VDR (max) Maximum Drive Voltage
Swing(1) VIN < 7.2V VIN V
VIN 7.2V 7.2
Dmax Maximum Duty Cycle(2) 100%
Tmin (on) Minimum On Time 325 ns
40°C TJ125°C 210 600
ISUPPLY Supply Current (non-
switching) See (3) 2.7 mA
See (3),40°C TJ125°C 3.3
IQQuiescent Current in
Shutdown Mode
VFA/SD = 5V (4), VIN = 5V 5 µA
VFA/SD = 5V (4), VIN = 5V, 40°C TJ
125°C 10
VSENSE Current Sense
Threshold Voltage VIN = 5V 135 156 180 mV
VIN = 5V, 40°C TJ125°C 125 190
VSC Short-Circuit Current
Limit Sense Voltage VIN = 5V 343 mV
VIN = 5V, 40°C TJ125°C 250 415
6
LM3478
SNVS085X JULY 2000REVISED DECEMBER 2017
www.ti.com
Product Folder Links: LM3478
Submit Documentation Feedback Copyright © 2000–2017, Texas Instruments Incorporated
Electrical Characteristics (continued)
Unless otherwise specified, VIN = 12V, RFA = 40k, TJ= 25°C
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
(5) The over-voltage protection is specified with respect to the feedback voltage. This is because the over-voltage protection tracks the
feedback voltage. The overvoltage protection threshold is given by adding the feedback voltage, VFB to the over-voltage protection
specification.
(6) The FA/SD pin should be pulled to VIN through a resistor to turn the regulator off. The voltage on the FA/SD pin must be above the
maximum limit for Output = High to keep the regulator off and must be below the limit for Output = Low to keep the regulator on.
VSL Internal Compensation
Ramp Voltage VIN = 5V 92 mV
VIN = 5V, 40°C TJ125°C 52 132
VSL ratio VSL/VSENSE 0.30 0.49 0.70
VOVP Output Over-voltage
Protection (with respect
to feedback voltage) (5)
VCOMP = 1.4V 32 50
mV
VCOMP = 1.4V, 40°C TJ125°C 25
VSSOP Package 78
VSSOP Package, 40°C TJ125°C 85
SOIC Package 78
SOIC Package, 40°C TJ125°C 100
VOVP(HYS) Output Over-Voltage
Protection Hysteresis(5) VCOMP = 1.4V 60 mV
VCOMP = 1.4V, 40°C TJ125°C 20 110
Gm Error Amplifier
Transconductance
VCOMP = 1.4V, IEAO = 100µA
(Source/Sink) 600 800 1000 µS
VCOMP = 1.4V, IEAO = 100µA
(Source/Sink), 40°C TJ125°C 365 1265
AVOL Error Amplifier Voltage
Gain
VCOMP = 1.4V, IEAO = 100µA
(Source/Sink) 38 V/V
VCOMP = 1.4V, IEAO = 100µA
(Source/Sink), 40°C TJ125°C 26 44
IEAO Error Amplifier Output
Current (Source/ Sink)
Source, VCOMP = 1.4V, VFB = 0V 80 110 140 µA
Source, VCOMP = 1.4V, VFB = 0V, 40°C
TJ125°C 50 180
Sink, VCOMP = 1.4V, VFB = 1.4V 100 140 180 µA
Sink, VCOMP = 1.4V, VFB = 1.4V, 40°C
TJ125°C 85 185
VEAO Error Amplifier Output
Voltage Swing Upper Limit, VFB = 0V, COMP Pin =
Floating 2.2 V
Upper Limit, VFB = 0V, COMP Pin =
Floating, 40°C TJ125°C 1.8 2.4
Lower Limit, VFB = 1.4V 0.56 V
Lower Limit, VFB = 1.4V, 40°C TJ
125°C 0.2 1.0
TSS Internal Soft-Start Delay VFB = 1.2V, VCOMP = Floating 4 ms
TrDrive Pin Rise Time Cgs = 3000pf, VDR = 0 to 3V 25 ns
TfDrive Pin Fall Time Cgs = 3000pf, VDR = 0 to 3V 25 ns
VSD
Shutdown threshold (6) Output = High 1.27 V
Output = High, 40°C TJ125°C 1.4
Output = Low 0.65 V
Output = Low, 40°C TJ125°C 0.3
ISD Shutdown Pin Current VSD = 5V 1µA
VSD = 0V +1
IFB Feedback Pin Current 15 nA
TSD Thermal Shutdown 165 °C
Tsh Thermal Shutdown
Hysteresis 10 °C
7
LM3478
www.ti.com
SNVS085X JULY 2000REVISED DECEMBER 2017
Product Folder Links: LM3478
Submit Documentation FeedbackCopyright © 2000–2017, Texas Instruments Incorporated
6.6 Typical Characteristics
Unless otherwise specified, VIN = 12V, TJ= 25°C.
Figure 1. IQvs Input Voltage (Shutdown) Figure 2. ISupply vs Input Voltage (Non-Switching)
Figure 3. ISupply vs VIN (Switching) Figure 4. Switching Frequency vs RFA
Figure 5. Frequency vs Temperature Figure 6. Drive Voltage vs Input Voltage
8
LM3478
SNVS085X JULY 2000REVISED DECEMBER 2017
www.ti.com
Product Folder Links: LM3478
Submit Documentation Feedback Copyright © 2000–2017, Texas Instruments Incorporated
Typical Characteristics (continued)
Unless otherwise specified, VIN = 12V, TJ= 25°C.
Figure 7. Current Sense Threshold vs Input Voltage Figure 8. COMP Pin Voltage vs Load Current
Figure 9. Efficiency vs Load Current (3.3-V Input and 12-V
Output) Figure 10. Efficiency vs Load Current (5-V Input and 12-V
Output)
Figure 11. Efficiency vs Load Current (9-V Input and 12-V
Output) Figure 12. Efficiency vs Load Current (3.3-V Input and 5-V
Output)
9
LM3478
www.ti.com
SNVS085X JULY 2000REVISED DECEMBER 2017
Product Folder Links: LM3478
Submit Documentation FeedbackCopyright © 2000–2017, Texas Instruments Incorporated
Typical Characteristics (continued)
Unless otherwise specified, VIN = 12V, TJ= 25°C.
Figure 13. Error Amplifier Gain Figure 14. Error Amplifier Phase
Figure 15. COMP Pin Source Current vs Temperature Figure 16. Short Circuit Sense Voltage vs Input Voltage
Figure 17. Compensation Ramp vs Compensation Resistor Figure 18. Shutdown Threshold Hysteresis vs Temperature
10
LM3478
SNVS085X JULY 2000REVISED DECEMBER 2017
www.ti.com
Product Folder Links: LM3478
Submit Documentation Feedback Copyright © 2000–2017, Texas Instruments Incorporated
Typical Characteristics (continued)
Unless otherwise specified, VIN = 12V, TJ= 25°C.
Figure 19. Duty Cycle vs Current Sense Voltage
PWM Comparator resets
the RS latch
PWM
Comparator
Blank-Out prevents false
reset
325 ns Blank-Out time
Oscillator Sets
the RS Latch
+
-
92 mV
typ
11
LM3478
www.ti.com
SNVS085X JULY 2000REVISED DECEMBER 2017
Product Folder Links: LM3478
Submit Documentation FeedbackCopyright © 2000–2017, Texas Instruments Incorporated
7 Detailed Description
7.1 Overview
The LM3478 device uses a fixed frequency, Pulse Width Modulated (PWM) current mode control architecture.
The Functional Block Diagram shows the basic functionality. In a typical application circuit, the peak current
through the external MOSFET is sensed through an external sense resistor. The voltage across this resistor is
fed into the ISEN pin. This voltage is fed into the positive input of the PWM comparator. The output voltage is also
sensed through an external feedback resistor divider network and fed into the error amplifier negative input
(feedback pin, FB). The output of the error amplifier (COMP pin) is added to the slope compensation ramp and
fed into the negative input of the PWM comparator. At the start of any switching cycle, the oscillator sets the RS
latch using the switch logic block. This forces a high signal on the DR pin (gate of the external MOSFET) and the
external MOSFET turns on. When the voltage on the positive input of the PWM comparator exceeds the negative
input, the RS latch is reset and the external MOSFET turns off.
The voltage sensed across the sense resistor generally contains spurious noise spikes, as shown in Figure 20.
These spikes can force the PWM comparator to reset the RS latch prematurely. To prevent these spikes from
resetting the latch, a blank-out circuit inside the IC prevents the PWM comparator from resetting the latch for a
short duration after the latch is set. This duration is about 325 ns and is called the blanking interval and is
specified as minimum on-time in the Electrical Characteristics section. Under extremely light-load or no-load
conditions, the energy delivered to the output capacitor when the external MOSFET in on during the blanking
interval is more than what is delivered to the load. An over-voltage comparator inside the LM3478 prevents the
output voltage from rising under these conditions. The over-voltage comparator senses the feedback (FB pin)
voltage and resets the RS latch. The latch remains in reset state until the output decays to the nominal value.
Figure 20. Basic Operation of the PWM Comparator
VIN
DR
FA/SD
FB
COMP
PGND
Under Voltage
Lockout
7.2V
LDO
internal Vcc
S
R
QDRIVER
Fixed Frequency
Detect Oscillator
PWM
Isen
AGND
Softstart
logic
325mV Short Circuit
Comparator
Vfb+Vovp OVP
1.26V Reference
Gm
internal slope
compensation
THERMAL
LIMIT
(165°C)
slope compensation
ramp adjust current
source
Error
Amplifier
12
LM3478
SNVS085X JULY 2000REVISED DECEMBER 2017
www.ti.com
Product Folder Links: LM3478
Submit Documentation Feedback Copyright © 2000–2017, Texas Instruments Incorporated
7.2 Functional Block Diagram
7.3 Feature Description
7.3.1 Overvoltage Protection
The LM3478 has over voltage protection (OVP) for the output voltage. OVP is sensed at the feedback pin (pin 3).
If at anytime the voltage at the feedback pin rises to VFB+ VOVP, OVP is triggered. See Electrical Characteristics
section for limits on VFB and VOVP.
OVP will cause the drive pin to go low, forcing the power MOSFET off. With the MOSFET off, the output voltage
will drop. The LM3478 will begin switching again when the feedback voltage reaches VFB + (VOVP - VOVP(HYS)).
See Electrical Characteristics for limits on VOVP(HYS).
OVP can be triggered if the unregulated input voltage crosses 7.2 V, the output voltage will react as shown in
Figure 21. The internal bias of the LM3478 comes from either the internal LDO as shown in the block diagram or
the voltage at the Vin pin is used directly. At Vin voltages lower than 7.2 V the internal IC bias is the Vin voltage
and at voltages above 7.2V the internal LDO of the LM3478 provides the bias. At the switch over threshold at 7.2
V a sudden small change in bias voltage is seen by all the internal blocks of the LM3478. The control voltage
shifts because of the bias change, the PWM comparator tries to keep regulation. To the PWM comparator, the
scenario is identical to a step change in the load current, so the response at the output voltage is the same as
would be observed in a step load change. Hence, the output voltage overshoot here can also trigger OVP. The
LM3478 will regulate in hysteretic mode for several cycles, or may not recover and simply stay in hysteretic
mode until the load current drops or Vin is not crossing the 7.2 V threshold anymore. Note that the output is still
regulated in hysteretic mode.
VC
VSEN Sn
PWM Comparator
Waveforms
Time
Voltage
Sf
Se
'I0
'I1
'I2
VIN (V)
VFB (V)
7.2V
OVP
(1.31V)
1.26V
t
t
13
LM3478
www.ti.com
SNVS085X JULY 2000REVISED DECEMBER 2017
Product Folder Links: LM3478
Submit Documentation FeedbackCopyright © 2000–2017, Texas Instruments Incorporated
Feature Description (continued)
Depending on the requirements of the application, there is some influence one has over this effect. The threshold
of 7.2 V can be shifted to higher voltages by adding a resistor in series with VIN. In case VIN is right at the
threshold of 7.2 V, the threshold could cross over and over due to some slight ripple on VIN. To minimize the
effect on the output voltage one can filter the VIN pin with an RC filter.
Figure 21. The Feedback Voltage Experiences an Oscillation if the Input Voltage crosses the 7.2-V
Internal Bias Threshold
7.3.2 Slope Compensation Ramp
The LM3478 uses a current mode control scheme. The main advantages of current mode control are inherent
cycle-by-cycle current limit for the switch and simpler control loop characteristics. It is also easy to parallel power
stages using current mode control since current sharing is automatic. However, current mode control has an
inherent instability for duty cycles greater than 50%, as shown in Figure 22.
A small increase in the load current causes the switch current to increase by ΔI0. The effect of this load change
is ΔI1.
The two solid waveforms shown are the waveforms compared at the internal pulse width modulator, used to
generate the MOSFET drive signal. The top waveform with the slope Seis the internally generated control
waveform VC. The bottom waveform with slopes Snand Sfis the sensed inductor current waveform VSEN.
Figure 22. Sub-Harmonic Oscillation for D>0.5 and Compensation Ramp to Avoid Sub-Harmonic
Oscillation
Sub-harmonic Oscillation can be easily understood as a geometric problem. If the control signal does not have
slope, the slope representing the inductor current ramps up until the control signal is reached and then slopes
down again. If the duty cycle is above 50%, any perturbation will not converge but diverge from cycle to cycle
and causes sub-harmonic oscillation.
It is apparent that the difference in the inductor current from one cycle to the next is a function of Sn, Sfand Seas
shown in Equation 1.
'In =Sf - Se
Sn + Se'In-1
14
LM3478
SNVS085X JULY 2000REVISED DECEMBER 2017
www.ti.com
Product Folder Links: LM3478
Submit Documentation Feedback Copyright © 2000–2017, Texas Instruments Incorporated
Feature Description (continued)
(1)
Hence, if the quantity (Sf- Se)/(Sn+ Se) is greater than 1, the inductor current diverges and sub-harmonic
oscillation results. This counts for all current mode topologies. The LM3478 has some internal slope
compensation VSL which is enough for many applications above 50% duty cycle to avoid sub-harmonic
oscillation .
For boost applications, the slopes Se, Sfand Sncan be calculated with Equation 2,Equation 3, and Equation 4.
Se= VSL x fs(2)
Sf= Rsen x (VOUT - VIN)/L (3)
Sn= VIN x Rsen/L (4)
When Seincreases, then the factor that determines if sub-harmonic oscillation will occur decreases. When the
duty cycle is greater than 50%, and the inductance becomes less, the factor increases.
For more flexibility, slope compensation can be increased by adding one external resistor, RSL, in the ISEN's path.
Figure 23 shows the setup. The externally generated slope compensation is then added to the internal slope
compensation of the LM3478. When using external slope compensation, the formula for Sebecomes:
Se= (VSL + (K x RSL)) x fs(5)
A typical value for factor K is 40 µA.
The factor changes with switching frequency. Figure 24 is used to determine the factor K for individual
applications and Equation 6 gives the factor K.
K = ΔVSL / RSL (6)
It is a good design practice to only add as much slope compensation as needed to avoid sub-harmonic
oscillation. Additional slope compensation minimizes the influence of the sensed current in the control loop. With
very large slope compensation the control loop characteristics are similar to a voltage mode regulator which
compares the error voltage to a saw tooth waveform rather than the inductor current.
Figure 23. Adding External Slope Compensation Figure 24. External Slope Compensation
ΔVSL vs RSL
15
LM3478
www.ti.com
SNVS085X JULY 2000REVISED DECEMBER 2017
Product Folder Links: LM3478
Submit Documentation FeedbackCopyright © 2000–2017, Texas Instruments Incorporated
Feature Description (continued)
7.3.3 Frequency Adjust/Shutdown
The switching frequency of the LM3478 can be adjusted between 100 kHz and 1 MHz using a single external
resistor. This resistor must be connected between FA/SD pin and ground, as shown in Figure 25. To determine
the value of the resistor required for a desired switching frequency, refer to Typical Characteristics or use
Equation 7:
RFA = 4.503 x 1011 x fS- 1.26 (7)
Figure 25. Frequency Adjust
The FA/SD pin also functions as a shutdown pin. If a high signal (>1.35 V) appears on the FA/SD pin, the
LM3478 stops switching and goes into a low current mode. The total supply current of the IC reduces to less
than 10 µA under these conditions. Figure 26 shows implementation of the shutdown function when operating in
frequency adjust mode. In this mode a high signal for more than 30 us shuts down the IC. However, the voltage
on the FA/SD pin should be always less than the absolute maximum of 7 V to avoid any damage to the device.
Figure 26. Shutdown Operation in Frequency Adjust Mode
7.3.4 Short-Circuit Protection
When the voltage across the sense resistor measured on the ISEN pin exceeds 343 mV, short circuit current limit
protection gets activated. A comparator inside the LM3478 reduces the switching frequency by a factor of 5 and
maintains this condition until the short is removed. In normal operation the sensed current will trigger the power
MOSFET to turn off. During the blanking interval the PWM comparator will not react to an over current so that
this additional 343 mV current limit threshold is implemented to protect the device in a short circuit or severe
overload condition.
7.4 Device Functional Modes
The device is set to run as soon as the input voltage crosses above the UVLO set point and at a frequency set
according to the FA/SD pin pulldown resistor. If the FA/SD pin is pulled high, the LM3481 enters shut-down
mode.
16
LM3478
SNVS085X JULY 2000REVISED DECEMBER 2017
www.ti.com
Product Folder Links: LM3478
Submit Documentation Feedback Copyright © 2000–2017, Texas Instruments Incorporated
8 Application and Implementation
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
8.1 Application Information
The LM3478 may be operated in either the continuous conduction mode (CCM) or the discontinuous current
conduction mode (DCM). The following applications are designed for the CCM operation. This mode of operation
has higher efficiency and usually lower EMI characteristics than the DCM.
8.2 Typical Applications
8.2.1 Typical High Efficiency Step-Up (Boost) Converter
Figure 27. Typical High Efficiency Step-Up (Boost) Converter Schematic
The boost converter converts a low input voltage into a higher output voltage. The basic configuration for a boost
converter is shown in Figure 28. In the CCM (when the inductor current never reaches zero at steady state), the
boost regulator operates in two states. In the first state of operation, MOSFET Q is turned on and energy is
stored in the inductor. During this state, diode D is reverse biased and load current is supplied by the output
capacitor, COUT.
In the second state, MOSFET Q is off and the diode is forward biased. The energy stored in the inductor is
transferred to the load and the output capacitor. The ratio of the switch on time to the total period is the duty
cycle D as shown in Equation 8.
D = 1 - (Vin / Vout) (8)
Including the voltage drop across the MOSFET and the diode the definition for the duty cycle is shown in
Equation 9.
D = 1 - ((Vin - Vq)/(Vout + Vd)) (9)
Vdis the forward voltage drop of the diode and Vqis the voltage drop across the MOSFET when it is on.
17
LM3478
www.ti.com
SNVS085X JULY 2000REVISED DECEMBER 2017
Product Folder Links: LM3478
Submit Documentation FeedbackCopyright © 2000–2017, Texas Instruments Incorporated
Typical Applications (continued)
A. First Cycle Operation
B. Second Cycle of Operation
Figure 28. Simplified Boost Converter
8.2.1.1 Design Requirements
To properly size the components for the application, the designer needs the following parameters: input voltage
range, output voltage, output current range, and required switching frequency. These four main parameters affect
the choices of component available to achieve a proper system behavior.
For the power supply, the input impedance of the supply rail should be low enough that the input current
transient does not drop below the UVLO value. The factors determining the choice of inductor used should be
the average inductor current, and the inductor current ripple. If the switching frequency is set high, the converter
can be operated with very small inductor values. The maximum current that can be delivered to the load is set by
the sense resistor, RSEN. Current limit occurs when the voltage generated across the sense resistor equals the
current sense threshold voltage, VSENSE. Also, a resistor RSL adds additional slope compensation, if required.
The following sections describe the design requirements for a typical LM3478 boost application.
8.2.1.2 Detailed Design Procedure
8.2.1.2.1 Custom Design with WEBENCH Tools
Click here to create a custom design using the LM3478 device with the WEBENCH®Power Designer.
1. Start by entering your VIN, VOUT and IOUT requirements.
2. Optimize your design for key parameters like efficiency, footprint and cost using the optimizer dial and
compare this design with other possible solutions from Texas Instruments.
3. WEBENCH Power Designer provides you with a customized schematic along with a list of materials with real
time pricing and component availability.
4. In most cases, you will also be able to:
Run electrical simulations to see important waveforms and circuit performance,
Run thermal simulations to understand the thermal performance of your board,
Export your customized schematic and layout into popular CAD formats,
Print PDF reports for the design, and share your design with colleagues.
18
LM3478
SNVS085X JULY 2000REVISED DECEMBER 2017
www.ti.com
Product Folder Links: LM3478
Submit Documentation Feedback Copyright © 2000–2017, Texas Instruments Incorporated
Typical Applications (continued)
5. Get more information about WEBENCH tools at www.ti.com/webench.
8.2.1.2.2 Power Inductor Selection
The inductor is one of the two energy storage elements in a boost converter. Figure 29 shows how the inductor
current varies during a switching cycle. The current through an inductor is quantified using Equation 10, which
shows the relationship of L, ILand VL.
(10)
The important quantities in determining a proper inductance value are IL(the average inductor current) and ΔIL
(the inductor current ripple). If ΔILis larger than IL, the inductor current will drop to zero for a portion of the cycle
and the converter will operate in the DCM. All the analysis in this datasheet assumes operation in the CCM. To
operate in the CCM, the following condition must be met by using Equation 11.
(11)
Choose the minimum IOUT to determine the minimum inductance value. A common choice is to set ΔILto 30% of
IL. Choosing an appropriate core size for the inductor involves calculating the average and peak currents
expected through the inductor. Use Equation 12,Equation 13, and Equation 14 to the peak inductor current in a
boost converter.
ILPEAK = Average IL(max) +ΔIL(max) (12)
Average IL(max) = Iout / (1-D) (13)
ΔIL(max) = D x Vin / (2 x fsx L) (14)
An inductor size with ratings higher than these values has to be selected. If the inductor is not properly rated,
saturation will occur and may cause the circuit to malfunction.
The LM3478 can be set to switch at very high frequencies. When the switching frequency is high, the converter
can be operated with very small inductor values. The LM3478 senses the peak current through the switch which
is the same as the peak inductor current as calculated in the previous equation.
t (s)
IL_AVG
ISW_AVG
D*Ts Ts
D*Ts Ts
IL (A)
ID (A)
L
VIN LVV OUTIN
LVV OUTIN -
(a)
(b)
ISW (A)
(C)
ID_AVG
=IOUT_AVG
t (s)
t (s)
D*Ts Ts
L
VIN
'iL
19
LM3478
www.ti.com
SNVS085X JULY 2000REVISED DECEMBER 2017
Product Folder Links: LM3478
Submit Documentation FeedbackCopyright © 2000–2017, Texas Instruments Incorporated
Typical Applications (continued)
Figure 29. Inductor Current and Diode Current
ISWLIMIT = IOUT
(1-D) +(D x VIN)
(2 x fS x L)
RSEN = VSENSE - (D x VSL)
ISWLIMIT
0.000 0.100 0.200 0.300 0.400 0.500
CURRENT SENSE VOLTAGE (V)
0
20
40
60
80
100
120
DUTY CYCLE (%)
FS =
250 kHz
VSENSE
VSL
FS = 500 kHz
20
LM3478
SNVS085X JULY 2000REVISED DECEMBER 2017
www.ti.com
Product Folder Links: LM3478
Submit Documentation Feedback Copyright © 2000–2017, Texas Instruments Incorporated
Typical Applications (continued)
8.2.1.2.3 Programming the Output Voltage
The output voltage can be programmed using a resistor divider between the output and the FB pin. The resistors
are selected such that the voltage at the FB pin is 1.26 V. Pick RF1 (the resistor between the output voltage and
the feedback pin) and RF2 (the resistor between the feedback pin and ground) can be selected using the
following equation,
RF2 = (1.26 V x RF1) / (Vout - 1.26 V) (15)
A 100-pF capacitor may be connected between the feedback and ground pins to reduce noise.
8.2.1.2.4 Setting the Current Limit
The maximum amount of current that can be delivered to the load is set by the sense resistor, RSEN. Current limit
occurs when the voltage that is generated across the sense resistor equals the current sense threshold voltage,
VSENSE. When this threshold is reached, the switch will be turned off until the next cycle. Limits for VSENSE are
specified in the electrical characteristics section. VSENSE represents the maximum value of the internal control
signal VCS as shown in Figure 30. This control signal, however, is not a constant value and changes over the
course of a period as a result of the internal compensation ramp (VSL). Therefore the current limit threshold will
also change. The actual current limit threshold is a function of the sense voltage (VSENSE) and the internal
compensation ramp:
RSEN x ISWLIMIT = VCSMAX = VSENSE - (D x VSL) (16)
Where ISWLIMIT is the peak switch current limit, defined by Equation 17.
Figure 30. Current Sense Voltage vs Duty Cycle
Figure 30 shows how VCS (and current limit threshold voltage) change with duty cycle. The curve is equivalent to
the internal compensation ramp slope (Se) and is bounded at low duty cycle by VSENSE, shown as a dotted line.
As duty cycle increases, the control voltage is reduced as VSL ramps up. The graph also shows the short circuit
current limit threshold of 343 mV (typical) during the 325 ns (typical) blanking time. For higher frequencies this
fixed blanking time obviously occupies more duty cycle, percentage wise. Since current limit threshold varies with
duty cycle, the use Equation 17 to select RSEN and set the desired current limit threshold:
(17)
The numerator of Equation 17 is VCS, and ISWLIMIT using Equation 18.
(18)
RSEN = VSENSE
Vo - Vi
L x fS x D
ISWLIMIT +
ISWLIMIT = VSENSE - (D x(VSL + 'VSL))
RSEN
RSL > 40 PA
RSEN x (Vo - 2VIN)
2 x fS x L - VSL
RSEN < 2 x VSL x fS x L
Vo - (2 x VIN)
RSEN = VSENSE - (D x VSENSE x VSLratio)
ISWLIMIT
21
LM3478
www.ti.com
SNVS085X JULY 2000REVISED DECEMBER 2017
Product Folder Links: LM3478
Submit Documentation FeedbackCopyright © 2000–2017, Texas Instruments Incorporated
Typical Applications (continued)
To avoid false triggering, the current limit value should have some margin above the maximum operating value,
typically 120%. Values for both VSENSE and VSL are specified in Electrical Characteristics. However, calculating
with the limits of these two specs could result in an unrealistically wide current limit or RSEN range. Therefore,
Equation 19 is recommended, using the VSL ratio value given in Electrical Characteristics.
(19)
RSEN is part of the current mode control loop and has some influence on control loop stability. Therefore, once
the current limit threshold is set, loop stability must be verified. As described in the slope compensation section,
Equation 20 must hold true for a current mode converter to be stable.
Sf- Se< Sn+ Se(20)
To verify that this equation holds true, use Equation 21.
(21)
If the selected RSEN is greater than this value, additional slope compensation must be added to ensure stability,
as described in the section below.
8.2.1.2.5 Current Limit with External Slope Compensation
RSL is used to add additional slope compensation when required. It is not necessary in most designs and RSL
should be no larger than necessary. Select RSL according to Equation 22.
(22)
Where RSEN is the selected value based on current limit. With RSL installed, the control signal includes additional
external slope to stabilize the loop, which will also have an effect on the current limit threshold. Therefore, the
current limit threshold must be re-verified, as illustrated in Equation 23,Equation 24, and Equation 25 below.
VCS = VSENSE (D x (VSL +ΔVSL)) (23)
Where ΔVSL is the additional slope compensation generated as discussed in the slope compensation ramp
section and calculated using Equation 24.
ΔVSL = 40 µA x RSL (24)
This changes the equation for current limit (or RSEN) as shown in Equation 25.
(25)
The RSEN and RSL values may have to be calculated iteratively in order to achieve both the desired current limit
and stable operation. In some designs RSL can also help to filter noise on the ISEN pin.
If the inductor is selected such that ripple current is the recommended 30% value, and the current limit threshold
is 120% of the maximum peak, a simpler method can be used to determine RSEN.Equation 26 below will provide
optimum stability without RSL, provided that the above 2 conditions are met.
(26)
8.2.1.2.6 Power Diode Selection
Observation of the boost converter circuit shows that the average current through the diode is the average load
current, and the peak current through the diode is the peak current through the inductor. The diode should be
rated to handle more than its peak current. The peak diode current can be calculated using Equation 27.
ID(Peak) = IOUT/ (1D) + ΔIL(27)
RdrOn
tLH = Vdr - Vgsth
Qgs
2
Qgd + x
PSW = ILmax x Vout
2x fSW x (tLH + tHL)
22
LM3478
SNVS085X JULY 2000REVISED DECEMBER 2017
www.ti.com
Product Folder Links: LM3478
Submit Documentation Feedback Copyright © 2000–2017, Texas Instruments Incorporated
Typical Applications (continued)
Thermally the diode must be able to handle the maximum average current delivered to the output. The peak
reverse voltage for boost converters is equal to the regulated output voltage. The diode must be capable of
handling this voltage. To improve efficiency, a low forward drop schottky diode is recommended.
8.2.1.2.7 Power MOSFET Selection
The drive pin of the LM3478 must be connected to the gate of an external MOSFET. The drive pin (DR) voltage
depends on the input voltage (see Typical Characteristics). In most applications, a logic level MOSFET can be
used. For very low input voltages, a sub logic level MOSFET should be used. The selected MOSFET has a great
influence on the system efficiency. The critical parameters for selecting a MOSFET are:
1. Minimum threshold voltage, VTH(MIN)
2. On-resistance, RDS(ON)
3. Total gate charge, Qg
4. Reverse transfer capacitance, CRSS
5. Maximum drain to source voltage, VDS(MAX)
The off-state voltage of the MOSFET is approximately equal to the output voltage. Vds(max) must be greater
than the output voltage. The power losses in the MOSFET can be categorized into conduction losses and
switching losses. RDS(ON) is needed to estimate the conduction losses, Pcond:
Pcond = I2x RDS(ON) x D (28)
The temperature effect on the RDS(ON) usually is quite significant. Assume 30% increase at hot.
For the current I in Equation 28 the average inductor current may be used.
Especially at high switching frequencies the switching losses may be the largest portion of the total losses.
The switching losses are very difficult to calculate due to changing parasitics of a given MOSFET in operation.
Often the individual MOSFET's data sheet does not give enough information to yield a useful result. Equation 29
and Equation 30 give a rough idea how the switching losses are calculated:
(29)
(30)
8.2.1.2.8 Input Capacitor Selection
Due to the presence of an inductor at the input of a boost converter, the input current waveform is continuous
and triangular as shown in Figure 29. The inductor ensures that the input capacitor sees fairly low ripple currents.
However, as the input capacitor gets smaller, the input ripple goes up. The RMS current in the input capacitor is
given using Equation 31.
(31)
The input capacitor should be capable of handling the RMS current. Although the input capacitor is not as critical
in a boost application, low values can cause impedance interactions. Therefore a good quality capacitor should
be chosen in the range of 10 µF to 20 µF. If a value lower than 10 µF is used, then problems with impedance
interactions or switching noise can affect the LM3478. To improve performance, especially with Vin below 8 volts,
it is recommended to use a 20 Ohm resistor at the input to provide an RC filter. The resistor is placed in series
with the VIN pin with only a bypass capacitor attached to the VIN pin directly (see Figure 31). A 0.1-µF or 1-µF
ceramic capacitor is necessary in this configuration. The bulk input capacitor and inductor will connect on the
other side of the resistor at the input power supply.
VIN VIN
RIN
CIN
CBYPASS
LM3478
23
LM3478
www.ti.com
SNVS085X JULY 2000REVISED DECEMBER 2017
Product Folder Links: LM3478
Submit Documentation FeedbackCopyright © 2000–2017, Texas Instruments Incorporated
Typical Applications (continued)
Figure 31. Reducing IC Input Noise
8.2.1.2.9 Output Capacitor Selection
The output capacitor in a boost converter provides all the output current when the inductor is charging. As a
result it sees very large ripple currents. The output capacitor should be capable of handling the maximum RMS
current. Equation 32 shows the RMS current in the output capacitor.
(32)
Where
(33)
The ESR and ESL of the capacitor directly control the output ripple. Use capacitors with low ESR and ESL at the
output for high efficiency and low ripple voltage. Surface mount tantalums, surface mount polymer electrolytic,
polymer tantalum, or multi-layer ceramic capacitors are recommended at the output.
For applications that require very low output voltage ripple, a second stage LC filter often is a good solution. Most
of the time it is lower cost to use a small second Inductor in the power path and an additional final output
capacitor than to reduce the output voltage ripple by purely increasing the output capacitor without an additional
LC filter.
8.2.1.2.10 Compensation
For detailed explanation on how to select the right compensation components to attach to the compensation pin
for a boost topology, please see AN-1286 Compensation For The LM3748 Boost Controller SNVA067.
8.2.1.3 Application Curves
Figure 32. Efficiency vs Load Current (9-V In and 12-V Out) Figure 33. Efficiency vs Load Current (3.3-V In and 5-V
Out)
24
LM3478
SNVS085X JULY 2000REVISED DECEMBER 2017
www.ti.com
Product Folder Links: LM3478
Submit Documentation Feedback Copyright © 2000–2017, Texas Instruments Incorporated
Typical Applications (continued)
8.2.2 Typical SEPIC Converter
Figure 34. Typical SEPIC Converter
Since the LM3478 controls a low-side N-Channel MOSFET, it can also be used in SEPIC (Single Ended Primary
Inductance Converter) applications. An example of a SEPIC using the LM3478 is shown in Figure 34. Note that
the output voltage can be higher or lower than the input voltage. The SEPIC uses two inductors to step-up or
step-down the input voltage. The inductors L1 and L2 can be two discrete inductors or two windings of a coupled
inductor since equal voltages are applied across the inductor throughout the switching cycle. Using two discrete
inductors allows use of catalog magnetics, as opposed to a custom inductor. The input ripple can be reduced
along with size by using the coupled windings for L1 and L2.
Due to the presence of the inductor L1 at the input, the SEPIC inherits all the benefits of a boost converter. One
main advantage of a SEPIC over a boost converter is the inherent input to output isolation. The capacitor CS
isolates the input from the output and provides protection against a shorted or malfunctioning load. Hence, the
SEPIC is useful for replacing boost circuits when true shutdown is required. This means that the output voltage
falls to 0V when the switch is turned off. In a boost converter, the output can only fall to the input voltage minus a
diode drop.
The duty cycle of a SEPIC is given using Equation 34.
(34)
In Equation 34, VQis the on-state voltage of the MOSFET, Q, and VDIODE is the forward voltage drop of the
diode.
8.2.2.1 Design Requirements
To properly size the components for the application, the designer needs the following parameters: input voltage
range, output voltage, output current range, and required switching frequency. These four main parameters affect
the choices of component available to achieve a proper system behavior.
For the power supply, the input impedance of the supply rail should be low enough that the input current
transient does not drop below the UVLO value. The factors determining the choice of inductor used should be
the average inductor current, and the inductor current ripple. If the switching frequency is set high, the converter
can be operated with very small inductor values. The maximum current that can be delivered to the load is set by
the sense resistor, RSEN. Current limit occurs when the voltage generated across the sense resistor equals the
current sense threshold voltage, VSENSE. Also, a resistor RSL adds additional slope compensation, if required.
The following sections describe the design requirements for a typical LM3478 boost application.
L2 > (VIN - VQ)D
2IOUTfS
L1 > (VIN - VQ)(1-D)
2IOUTfS
25
LM3478
www.ti.com
SNVS085X JULY 2000REVISED DECEMBER 2017
Product Folder Links: LM3478
Submit Documentation FeedbackCopyright © 2000–2017, Texas Instruments Incorporated
Typical Applications (continued)
8.2.2.2 Detailed Design Procedure
8.2.2.2.1 Power MOSFET Selection
As in a boost converter, parameters governing the selection of the MOSFET are the minimum threshold voltage,
VTH(MIN), the on-resistance, RDS(ON), the total gate charge, Qg, the reverse transfer capacitance, CRSS, and the
maximum drain to source voltage, VDS(MAX). The peak switch voltage in a SEPIC is given using Equation 35.
VSW(PEAK) = VIN + VOUT + VDIODE (35)
The selected MOSFET should satisfy the condition:
VDS(MAX) > VSW(PEAK) (36)
The peak switch current is given using Equation 37.
(37)
The RMS current through the switch is given using Equation 38.
(38)
8.2.2.2.2 Power Diode Selection
The Power diode must be selected to handle the peak current and the peak reverse voltage. In a SEPIC, the
diode peak current is the same as the switch peak current. The off-state voltage or peak reverse voltage of the
diode is VIN + VOUT. Similar to the boost converter, the average diode current is equal to the output current.
Schottky diodes are recommended.
8.2.2.2.3 Selection of Inductors L1 and L2
Proper selection of inductors L1 and L2 to maintain continuous current conduction mode requires calculations of
the following parameters.
Average current in the inductors can be calculated using Equation 39.
(39)
IL2AVE = IOUT (40)
Peak to peak ripple current, to calculate core loss if necessary using Equation 41 and Equation 42.
(41)
(42)
Maintaining the condition IL>ΔiL/2 to ensure continuous current conduction yields Equation 43 and Equation 44.
(43)
(44)
Peak current in the inductor, use Equation 45 and Equation 46 to ensure the inductor does not saturate.
(45)
RSEN = VSENSE - D(VSL + 'VSL)
ISWPEAK
2
'VOUT = IOUT
1-D +
'IL2
( ) ESR
26
LM3478
SNVS085X JULY 2000REVISED DECEMBER 2017
www.ti.com
Product Folder Links: LM3478
Submit Documentation Feedback Copyright © 2000–2017, Texas Instruments Incorporated
Typical Applications (continued)
(46)
IL1PK must be lower than the maximum current rating set by the current sense resistor.
The value of L1 can be increased above the minimum recommended to reduce input ripple and output ripple.
However, once DIL1 is less than 20% of IL1AVE, the benefit to output ripple is minimal.
By increasing the value of L2 above the minimum recommended, ΔIL2 can be reduced, which in turn will reduce
the output ripple voltage:
(47)
where ESR is the effective series resistance of the output capacitor.
If L1 and L2 are wound on the same core, then L1 = L2 = L. All of the previous equations will hold true if the
inductance is replaced by 2L.
8.2.2.2.4 Sense Resistor Selection
The peak current through the switch, ISW(PEAK) can be adjusted using the current sense resistor, RSEN, to provide
a certain output current. Resistor RSEN can be selected using Equation 48
(48)
8.2.2.2.5 Sepic Capacitor Selection
The selection of the SEPIC capacitor, CS, depends on the RMS current. The RMS current of the SEPIC
capacitor is given by Equation 49.
(49)
The SEPIC capacitor must be rated for a large ACrms current relative to the output power. This property makes
the SEPIC much better suited to lower power applications where the RMS current through the capacitor is
relatively small (relative to capacitor technology). The voltage rating of the SEPIC capacitor must be greater than
the maximum input voltage. There is an energy balance between CS and L1, which can be used to determine
the value of the capacitor. Equation 50 shows the basic energy balance.
(50)
where
(51)
is the ripple voltage across the SEPIC capacitor, and
(52)
is the ripple current through the inductor L1. The energy balance equation can be solved using Equation 53 to
provide a minimum value for CS.
(53)
IRMS = ISWPK2 - ISWPK ('IL1 + 'IL2)+ ('IL1 + 'IL2)2
3
(1-D) - IOUT2
27
LM3478
www.ti.com
SNVS085X JULY 2000REVISED DECEMBER 2017
Product Folder Links: LM3478
Submit Documentation FeedbackCopyright © 2000–2017, Texas Instruments Incorporated
Typical Applications (continued)
8.2.2.2.6 Input Capacitor Selection
Similar to a boost converter, the SEPIC has an inductor at the input. Hence, the input current waveform is
continuous and triangular. The inductor ensures that the input capacitor sees fairly low ripple currents. However,
as the input capacitor gets smaller, the input ripple goes up. The RMS current in the input capacitor is given
using Equation 54.
(54)
The input capacitor should be capable of handling the RMS current. Although the input capacitor is not as critical
in a boost application, low values can cause impedance interactions. Therefore a good quality capacitor should
be chosen in the range of 10µF to 20µF. If a value lower than 10 µF is used, then problems with impedance
interactions or switching noise can affect the LM3478. To improve performance, especially with VIN below 8 volts,
TI recommends that the user uses a 20Ωresistor at the input to provide a RC filter. The resistor is placed in
series with the VIN pin with only a bypass capacitor attached to the VIN pin directly (see Figure 31). A 0.1-µF or 1-
µF ceramic capacitor is necessary in this configuration. The bulk input capacitor and inductor will connect on the
other side of the resistor with the input power supply.
8.2.2.2.7 Output Capacitor Selection
The output capacitor of the SEPIC sees very large ripple currents (similar to the output capacitor of a boost
converter). The RMS current through the output capacitor is given using Equation 55.
(55)
The ESR and ESL of the output capacitor directly control the output ripple. Use low capacitors with low ESR and
ESL at the output for high efficiency and low ripple voltage. Surface mount tantalums, surface mount polymer
electrolytic and polymer tantalum, Sanyo-OSCON, or multi-layer ceramic capacitors are recommended at the
output for low ripple.
8.2.2.3 Application Curves
Figure 35. Efficiency vs Load Current (3.3-V In and 12-V
Out) Figure 36. Efficiency vs Load Current (5-V In and 12-V Out)
28
LM3478
SNVS085X JULY 2000REVISED DECEMBER 2017
www.ti.com
Product Folder Links: LM3478
Submit Documentation Feedback Copyright © 2000–2017, Texas Instruments Incorporated
9 Power Supply Recommendations
The LM3478 is designed to operate from various DC power supply including a car battery. If so, VIN input should
be protected from reversal voltage and voltage dump over 40 volts. The impedance of the input supply rail
should be low enough that the input current transient does not cause drop below VIN UVLO level. If the input
supply is connected by using long wires, additional bulk capacitance may be required in addition to normal input
capacitor.
10 Layout
10.1 Layout Guidelines
Good board layout is critical for switching controllers. First the ground plane area must be sufficient for thermal
dissipation purposes and second, appropriate guidelines must be followed to reduce the effects of switching
noise. Switching converters are very fast switching devices. In such devices, the rapid increase of input current
combined with the parasitic trace inductance generates unwanted Ldi/dt noise spikes. The magnitude of this
noise tends to increase as the output current increases. This parasitic spike noise may turn into electromagnetic
interference (EMI), and can also cause problems in device performance. Therefore, care must be taken in layout
to minimize the effect of this switching noise. The current sensing circuit in current mode devices can be easily
affected by switching noise. This noise can cause duty cycle jittering which leads to increased spectral noise.
Although the LM3478 has 325 ns blanking time at the beginning of every cycle to ignore this noise, some noise
may remain after the blanking time.
The most important layout rule is to keep the AC current loops as small as possible. Figure 37 shows the current
flow of a boost converter. The top schematic shows a dotted line which represents the current flow during on-
state and the middle schematic shows the current flow during off-state. The bottom schematic shows the currents
we refer to as AC currents. They are the most critical ones since current is changing in very short time periods.
The dotted lined traces of the bottom schematic are the once to make as short as possible.
The PGND and AGND pins have to be connected to the same ground very close to the IC. To avoid ground loop
currents, attach all the grounds of the system only at one point.
A ceramic input capacitor should be connected as close as possible to the Vin pin and grounded close to the
GND pin.
For more information about layout in switch mode power supplies please refer to AN-1229 Simple Switcher PCB
Layout Guidelines,SNVA054.
Figure 37. Current Flow in a Boost Application
LM3478
L1
COUT1
COUT2
COUT3
Rsn
CIN1 CIN2
Rdr
SD
D1
Cbyp
Csn
Rbyp
SW_TP
Rfbb
Rfbt
Cff
Cc2
Cc
Rc
Rs
Rfa
Q1
OUTPUT+
INPUT+
GND
GND
Q1
29
LM3478
www.ti.com
SNVS085X JULY 2000REVISED DECEMBER 2017
Product Folder Links: LM3478
Submit Documentation FeedbackCopyright © 2000–2017, Texas Instruments Incorporated
10.2 Layout Example
See evaluation modules for more detailed examples.
Figure 38. Typical Layout for a Boost Converter
30
LM3478
SNVS085X JULY 2000REVISED DECEMBER 2017
www.ti.com
Product Folder Links: LM3478
Submit Documentation Feedback Copyright © 2000–2017, Texas Instruments Incorporated
11 Device and Documentation Support
11.1 Custom Design with WEBENCH Tools
Click here to create a custom design using the LM3478 device with the WEBENCH®Power Designer.
1. Start by entering your VIN, VOUT and IOUT requirements.
2. Optimize your design for key parameters like efficiency, footprint and cost using the optimizer dial and
compare this design with other possible solutions from Texas Instruments.
3. WEBENCH Power Designer provides you with a customized schematic along with a list of materials with real
time pricing and component availability.
4. In most cases, you will also be able to:
Run electrical simulations to see important waveforms and circuit performance,
Run thermal simulations to understand the thermal performance of your board,
Export your customized schematic and layout into popular CAD formats,
Print PDF reports for the design, and share your design with colleagues.
5. Get more information about WEBENCH tools at www.ti.com/webench.
11.2 Receiving Notification of Documentation Updates
To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper
right corner, click on Alert me to register and receive a weekly digest of any product information that has
changed. For change details, review the revision history included in any revised document.
11.3 Documentation Support
Create a custom design using LM3478 with WEBENCH Power Designer.
11.3.1 Related Documentation
For related documentation see the following:
AN-1286 Compensation for the LM3748 Boost Controller SNVA067
AN-1229 Simple Switcher PCB Layout Guidelines SNVA054
11.4 Related Links
The table below lists quick access links. Categories include technical documents, support and community
resources, tools and software, and quick access to sample or buy.
Table 1. Related Links
PARTS PRODUCT FOLDER SAMPLE & BUY TECHNICAL
DOCUMENTS TOOLS &
SOFTWARE SUPPORT &
COMMUNITY
LM3478 Click here Click here Click here Click here Click here
11.5 Trademarks
WEBENCH is a registered trademark of Texas Instruments.
All other trademarks are the property of their respective owners.
11.6 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
11.7 Glossary
SLYZ022 TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
31
LM3478
www.ti.com
SNVS085X JULY 2000REVISED DECEMBER 2017
Product Folder Links: LM3478
Submit Documentation FeedbackCopyright © 2000–2017, Texas Instruments Incorporated
12 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most
current data available for the designated devices. This data is subject to change without notice and revision of
this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
PACKAGE OPTION ADDENDUM
www.ti.com 17-Jun-2017
Addendum-Page 1
PACKAGING INFORMATION
Orderable Device Status
(1)
Package Type Package
Drawing Pins Package
Qty Eco Plan
(2)
Lead/Ball Finish
(6)
MSL Peak Temp
(3)
Op Temp (°C) Device Marking
(4/5)
Samples
LM3478MA/NOPB ACTIVE SOIC D 8 95 Green (RoHS
& no Sb/Br) CU SN Level-1-260C-UNLIM L3478
MA
LM3478MAX/NOPB ACTIVE SOIC D 8 2500 Green (RoHS
& no Sb/Br) CU SN Level-1-260C-UNLIM L3478
MA
LM3478MM NRND VSSOP DGK 8 1000 TBD Call TI Call TI -40 to 125 S14B
LM3478MM/NOPB ACTIVE VSSOP DGK 8 1000 Green (RoHS
& no Sb/Br) CU NIPDAUAG | CU SN Level-1-260C-UNLIM -40 to 125 S14B
LM3478MMX/NOPB ACTIVE VSSOP DGK 8 3500 Green (RoHS
& no Sb/Br) CU NIPDAUAG | CU SN Level-1-260C-UNLIM -40 to 125 S14B
(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
PACKAGE OPTION ADDENDUM
www.ti.com 17-Jun-2017
Addendum-Page 2
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device Package
Type Package
Drawing Pins SPQ Reel
Diameter
(mm)
Reel
Width
W1 (mm)
A0
(mm) B0
(mm) K0
(mm) P1
(mm) W
(mm) Pin1
Quadrant
LM3478MAX/NOPB SOIC D 8 2500 330.0 12.4 6.5 5.4 2.0 8.0 12.0 Q1
LM3478MM VSSOP DGK 8 1000 178.0 12.4 5.3 3.4 1.4 8.0 12.0 Q1
LM3478MM/NOPB VSSOP DGK 8 1000 178.0 12.4 5.3 3.4 1.4 8.0 12.0 Q1
LM3478MMX/NOPB VSSOP DGK 8 3500 330.0 12.4 5.3 3.4 1.4 8.0 12.0 Q1
PACKAGE MATERIALS INFORMATION
www.ti.com 22-Sep-2017
Pack Materials-Page 1
*All dimensions are nominal
Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm)
LM3478MAX/NOPB SOIC D 8 2500 367.0 367.0 35.0
LM3478MM VSSOP DGK 8 1000 210.0 185.0 35.0
LM3478MM/NOPB VSSOP DGK 8 1000 210.0 185.0 35.0
LM3478MMX/NOPB VSSOP DGK 8 3500 367.0 367.0 35.0
PACKAGE MATERIALS INFORMATION
www.ti.com 22-Sep-2017
Pack Materials-Page 2
IMPORTANT NOTICE
Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its
semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers
should obtain the latest relevant information before placing orders and should verify that such information is current and complete.
TI’s published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated
circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and
services.
Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is
accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced
documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements
different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the
associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Buyers and others who are developing systems that incorporate TI products (collectively, “Designers”) understand and agree that Designers
remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have
full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products
used in or for Designers’ applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with
respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous
consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and
take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will
thoroughly test such applications and the functionality of such TI products as used in such applications.
TI’s provision of technical, application or other design advice, quality characterization, reliability data or other services or information,
including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, “TI Resources”) are intended to
assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any
way, Designer (individually or, if Designer is acting on behalf of a company, Designer’s company) agrees to use any particular TI Resource
solely for this purpose and subject to the terms of this Notice.
TI’s provision of TI Resources does not expand or otherwise alter TI’s applicable published warranties or warranty disclaimers for TI
products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections,
enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically
described in the published documentation for a particular TI Resource.
Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that
include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE
TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY
RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information
regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or
endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
TI RESOURCES ARE PROVIDED “AS IS” AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR
REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO
ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF
MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL
PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM,
INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF
PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL,
DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN
CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN
ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.
Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949
and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.
Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such
products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards
and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must
ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in
life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use.
Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life
support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all
medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.
TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product).
Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications
and that proper product selection is at Designers’ own risk. Designers are solely responsible for compliance with all legal and regulatory
requirements in connection with such selection.
Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer’s non-
compliance with the terms and provisions of this Notice.
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2018, Texas Instruments Incorporated
Mouser Electronics
Authorized Distributor
Click to View Pricing, Inventory, Delivery & Lifecycle Information:
Texas Instruments:
LM3478MM LM3478MM/NOPB LM3478MMX LM3478MMX/NOPB LM3478MA/NOPB LM3478MAX/NOPB