IR3827
1 www.irf.com © 2013 International Rectif i er July 18, 2013
6A Highly Integrated SupIRBuckTM Single-
Input Voltage, Synchronous Buck R egulator
FEATURES
DESCRIPTION
Single input voltage range from 5V to 21V
Wide input voltage range from 1.0V to 21V with
external VCC bias voltage
Output voltage range from 0.6V to 0.86% PVin
Enhanced line/load regulat ion with feedforward
Programmable switching frequency up to
1.2MHz
Three user selectabl e soft-start time
User selectable LDO output voltage
Enable input with voltage monitoring capability
Thermally compensated current limit with robust
hiccup mode over current protection
Synchronization to an external clock
Enhanced Pre-bias start-up
Precise reference voltage (0.6V+/ -0.6%)
Open-drain PGood indication
Optional power up sequencing
Integrated MOSF E T dri vers and bootstrap diode
Thermal Shut Dow n
Monotonic Start-Up
Operating tem p: -40°C < Tj < 125°C
Package size: 4mm x 5mm PQFN
Lead-free, Hal ogen-free and RoHS6 Compliant
The IR3827 SupIRBuckTM is an easy-to-use, fully
integrated and highly efficient DC/DC regulator.
The onboard
PWM controller and MOSFETs make
IR3827 a space-
efficient solution, providing accurate
power delivery for low output v oltage applications.
IR3827 is a versatile regulator which offers
programmable switching frequency and internally set
current limit while operating in wide range of input and
output voltage conditions.
The switching frequency is programmable from 300kHz
to 1.2MHz for an optimum solution. It also features
important protection functions, such as Pre-Bias
startup, thermally compensated current l
imit, over
voltage protection and thermal shutdown to give
required system level security in the event of fault
conditions.
APPLICATIONS
Computing Applic ations
Set Top Box Applicat i ons
Storage Applications
Data Center Applications
Distributed Poi nt of Load Power Architectur es
ORDERING INFO RM ATION
Base Part Num ber Package Type
Standard Pack
Orderable Part Number
Form
Quantity
IR3827
PQFN 4 mm x 5 mm
Tape and Reel
750
IR3827
PQFN 4 mm x 5 mm
Tape and Reel
4000
IR3827
PBF Lead Free
TR/TR1Tape and Reel
M PQFN Package
IR3827
2 www.irf.com © 2013 International Rectif i er July 18, 2013
BASIC APPLICATION
Boot
Vcc/
LDO_out
Fb
Comp
Gnd PGnd
SW
PGood
Rt/Sync
PVinVin
Enable
IR3827
SS_Select
Vin
PGood
Vo
LDO_Select
Seq
Figure 1 IR3827 Basic Application Circuit Figure 2 IR3827 Efficiency
PINOUT DIAGRAM
IR3827
13 12 11
17
14
15
16
1 2 34 5 6
8
9
10
Fb
SS_Select
Comp
Gnd
Rt/Sync
PGood
LDO_Select
Vin
Vcc/LDO_Out
PGnd
PVin
Boot
Enable
SW
GND
Seq
7
N/C
Figure 3 4mm x 5mm PQFN (Top V iew)
IR3827
3 www.irf.com © 2013 International Rectif i er July 18, 2013
BLOCK DIAGRA M
Seq
Fb
Rt/Sync
SW
PGnd
Enable
VCC
OC
TSD
HDin
UVcc
UVEN
HDrv
LDrv
Vin
SSOK
0.6V
VREF
SEQ
POR
POR
UVcc
Gnd
OC
OV
OV
Vin
SS_Select
Fb
LDO_Select
Vcc/LDO_Out
5.1V/6.9V
Internal LDO
UVcc
THERMAL
SHUT DOWN
FAULT
CONTROL
+
-
+
+
E/A
Comp
VREF +
-
CONTROL
LOGIC
0.15V
SOFT
START
UVEN
POR
OVER
VOLTAGE
FAULT
POR
VREF
INTL_SS
POR
GATE
DRIVE
PVin
LDin
Boot
VCCPOR
FAULT
Over Current
Protection
PGood
Figure 4 Simplified Block Diagram
IR3827
4 www.irf.com © 2013 International Rectif i er July 18, 2013
PIN DESCRIPTIONS
PIN # PIN NAME PIN DESCRIPTIO N
1 Fb Inverting input to the error amplifier. This pin is connected directly to the output of the
regulator vi a a resistor div ider t o set the outp ut voltag e and to provide the feedback signal
to the error am pl ifier.
2 N/C
Should not be connected to other signals on PCB layout. It is internally connected for
testing purpose.
3 Comp
Output of error am plifier. An extern al resistor and capac itor network is typi cally connecte d
from this pin to Fb pin to form a loop compensator.
4, 17 Gnd Signal ground for internal reference and control circuitry.
5 Rt/Sync Multi-function pin to set the switching frequency. The internal oscillator frequency is set
with a resistor between this pin and Gnd. Or synchronization to an external clock by
connecting this pin to the ext ernal clock signal through a diode.
6 SS_Select Soft start selection pin. Three user selectable soft start time is available: 1.5ms
(SS_Select=Vcc), 3ms (SS_Select=Float), 6ms (SS_Select=Gnd)
7 PGood Open-drain power good indication pin. Connect a pull-up resistor from this pin to Vcc.
8 LDO_Select LDO output voltage selection pin. Float gives 5.1V and low 0V (Gnd) gives 6. 9V
9 Vin
Input for internal LDO. A 1.0µF capacitor should be connected between this pin and
PGnd. If external supply is connected to Vcc/LDO_out pin, this pin should be shorted to
Vcc/LDO_out pin. Connecting this pin to PVin can also implement the input voltage
feedforward.
10 Vcc/LDO_Out Output of the internal LDO and optional input of an external biased supply voltage. A
minimum 2.2µF ceramic capac itor is recommended between this pin and PGnd.
11 PGnd Power Ground. This pin serves as a separated ground for the MOSFET drivers and
should be conn ec ted to the system’s power ground plane.
12 SW Switch node. Connected this pi n to the output induct or.
13 PVin Input volta ge for power stage .
14 Boot Supply voltage for high side driver, a 100nF capacitor should be connected bet ween this
pin and SW pin .
15 Enable Enable pin to turn on and off the device. Input voltage monitoring (input UVLO) can also
be implemented by connecting this pin to PVin pin through a res i s tor divider.
16 Seq Sequenc e pin to do simult aneous and rati ometric s equencing operat ion. A resistor divider
can be connected from master output to this pin for sequen cing mode of operation. I f not
used, leave it open.
17 Gnd Signal ground for int ernal reference and control circ ui try.
IR3827
5 www.irf.com © 2013 International Rectif i er July 18, 2013
ABSOLUTE MAXI M UM RATINGS
Stresses beyond these listed under “Absolute Maximum Ratings” may cause permanent damage to the device.
These are stress ratings only and functional operation of the device at these or any other conditions beyond those
indicated in the ope rational sections of the specificati ons are not implied.
PVin, Vin to PGnd (Note 4) -0.3V to 25V
Vcc/LDO_Out to PGnd (Note 4) -0.3V to 8V (Note 1)
Boot to PGnd (Note 4) -0.3V to 33V
SW to PGnd (Note 4) -0.3V to 25V (DC), -4V to 25V (AC, 100ns)
Boot to SW -0.3V to VCC + 0.3V (Note 2)
PGood, SS_Se l ec t to Gnd (Note 4) -0.3V to VCC + 0.3V ( Note 2)
Other Input/ Output Pins to G nd (Note 4) -0.3V to +3.9V
PGnd to Gnd -0.3V to +0.3V
THERMAL INFORMATION
Junction to Ambient Therm al R es i s tance ƟjA 32 °C/W (Note 3)
Junction to PCB Thermal Resistance Ɵj-PCB 2 °C/W
Storage Temper ature Range
-55°C to 150°C
Junction Temperature Range
-40°C to 150°C
Note 1: Vcc must not exceed 7.5V for Junction Temperature between -10°C and -40°C
Note 2: Must not exceed 8V
Note 3: Based on IRDC3827 demo board - 2.6”x2.2”, 4-layer PCB board using 2 oz. copper on each layer.
Note 4: PGnd pin and Gnd pin are connected together.
IR3827
6 www.irf.com © 2013 International Rectif i er July 18, 2013
ELECTRICAL SPECIFICATIONS
RECOMMENDED OPE RAT IN G CONDITIONS
SYMBOL MIN MAX UNITS
Input Voltage Range with External Vcc Note 5, Note 7 PVin 1.0 21
V
Input Voltage Range with Internal LDO Note 6, N ote 7 Vin, PVin 5.5 21
Supply Voltage Range (Note 6) VCC 4.5 7.5
Supply Voltage Range (Note 6) Boot to SW 4.5 7.5
Output Voltage Range V0 0.6 0.86 x PVin
Output Current Range I0 0 6 A
Switching Fr equency FS 300 1200 kHz
Operating Junction Temperature TJ -40 125 °C
Note 5: Vin is connected to Vcc to bypass the internal LDO.
Note 6: Vin is connected to PVin. For single-rail applications with PVin=Vin= 4.5V-5.5V, please refer to the application information in the
section of User Selectable Internal LDO and the section of Over Current Protection.
Note 7: Maximum SW node voltage should not exceed 25V.
ELECTRICAL CHARACTERISTICS
Unless otherwise specified, these specifications apply over, 5.5V < Vin = PVin < 21V, 0°C < TJ < 125°C, LDO_Select=Gnd,
SS_Select=Float. Typical values are specified at Ta = 25°C.
PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS
Power Stage
Power Losses PLOSS
PVin=Vin = 12V, Vo=1.2V,
Io = 6A, Fs=600kHz,L=1.0uH,
LDO_Select=Gnd. Note 8 1.1
W
PVin=Vin =12V, Vo=1.2V,
Io=6A, Fs=600kHz, L=1.0uH,
LDO_Select=Float. Note 8 1.3
Top Switch RDS(ON) RDS(on)-T
VBOOT -Vsw=5.1V,Io = 6A,
Tj = 25°C 21 29
mΩ
VBOOT -Vsw=6.9V,Io = 6A,
Tj = 25°C 16 22
Bottom Switch RDS(ON) RDS(on)-B Vcc = 5.1V, Io = 6A, Tj = 25°C 21.4 30
Vcc = 6.9V, Io = 6A, Tj = 25° C 16.8 23
Bootstrap Di ode Forward
Voltage
VD I(Boot) = 10mA 180 260 470 mV
SW Leakage Curr ent VSW = 0V, Enable = 0V 1 µA
V
SW
= 0V, Enable = High,
VSEQ=0V
1 µA
Dead Band Time TD Note 8 10 ns
IR3827
7 www.irf.com © 2013 International Rectif i er July 18, 2013
ELECTRICAL CHARACTERISTICS (CONTINUED)
Unless otherwise specified, these specifications apply over, 5.5V < Vin = PVin < 21V, 0°C < TJ < 125°C, LDO_Select=Gnd,
SS_Select=Float. Typical values are specified at Ta = 25°C.
PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS
Supply Current
Vin Supply Cur rent (standby) Iin(Standby) EN = Low, No Switching 200 µA
Vin Supply Cur rent
(dynamic) Iin(Dyn)
EN = High, Fs = 600kHz,
Vin = PVin = 21V,
LDO_Select=Gnd
10 13
mA
EN = High, Fs = 600kHz,
Vin = PVin = 21V,
LDO_Select=Float
8 11
VCC/LDO_Out
Output Voltage Vcc
Vin(min) = 5.5V, Io = 0-30mA,
Cload =2.2uF,
LDO_Select=Float 4.75 5.1 5.4
V
Vin(min) = 7.3V, Io = 0-30mA,
Cload = 2.2uF,
LDO_Select=Gnd 6.5 6.9 7.2
LDO_Select Input bias
Current LDO_Select=Gnd 30 60 uA
LDO Dropout Voltage Vcc_drop
Vin=6.5V,Io=30mA,
Cload=2.2uF,
LDO_Select=Gnd 0.7
V
Vin=4.7V,Io=25mA,
Cload=2.2uF,
LDO_Select=Float 0.7
Short Circuit Current Ishort LDO_Select=Gnd 70 mA
Oscillator
Rt Voltage VRt 1.0 V
Frequency Range Fs
Rt = 80.6k 270 300 330
kHz Rt = 39.2k 540 600 660
Rt = 19.1k 1080 1200 1320
Ramp Amplitude Vramp
Vin = 7.3V, Vin slew rate max
= 1V/µs, Not e 8 1.095
Vp-p
Vin = 12V, Vin slew rate max
= 1V/µs, Not e 8 1.80
Vin = 21V, Vin slew rate max
= 1V/µs, Not e 8 3.15
Vin=Vcc=5V, For external Vcc
operation, N ote 8 0.75
IR3827
8 www.irf.com © 2013 International Rectif i er July 18, 2013
ELECTRICAL CHARACTERISTICS (CONTINUED)
Unless otherwise specified, these specifications apply over, 5.5V < Vin = PVin < 21V, 0°C < TJ < 125°C, LDO_Select=Gnd,
SS_Select=Float. Typical values are specified at Ta = 25°C.
PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS
Ramp Offset Note 8 0.16 V
Minimum Pulse Width Tmin(ctrl) Note 8 60 ns
Maximum Duty Cycle Dmax Fs = 300kHz, Vin =PVin= 12V 86 %
Fixed Off Time Toff Note 8 200 250 ns
Sync Frequency Range Fsync 270 1320 kHz
Sync Pulse Duration Tsync 100 200 ns
Sync Leve l Threshold High 3 V
Low 0.6
Error Amplifier
Input Offs et Voltage VFB – VSEQ, VSEQ=0.3V -3 +3 %
Input Bias Current (VFB) IFB(E/A) -1 +1 µA
Input Bias Current (VSEQ) ISEQ(E/A) 0 +4
Sink Current Isink(E/A) 0.4 0.85 1.2 mA
Source Current Isource(E/A) 4 7.5 11 mA
Sl ew Rate SR Note 8 7 12 20 V/µs
Gain-Bandwidth Product GBWP Note 8 20 30 40 MHz
DC Gain Gain Note 8 100 110 120 dB
Maximum Output Voltage Vmax(E/A) 1.7 2.0 2.3 V
Minimum Outp ut Voltage Vmin(E/A) 100 mV
Common Mod e Input Voltage 0 1.2 V
Reference Vol tage (VREF)
Feedback Voltage VFB LDO_Select= Gnd 0.6 V
LDO_Select= Float 0.6
Accuracy 0°C < Tj < 70°C -0.6 +0.6 %
-40°C < Tj < 125°C ; Note 9 -1.2 +1.2
Soft Start
Soft Start R am p R ate
SS_Select=High 0.34 0.4 0.46
mV/µs SS_Select=Float 0.17 0.2 0.23
SS_Select=Gnd 0.085 0.1 0.115
SS_Select Input Bias Current LDO_Select=Gnd
SS_Select=Gnd 40 80 uA
IR3827
9 www.irf.com © 2013 International Rectif i er July 18, 2013
ELECTRICAL CHARACTERISTICS (CONTINUED)
Unless otherwise specified, these specifications apply over, 5.5V < Vin = PVin < 21V, 0°C < TJ < 125°C, LDO_Select=Gnd,
SS_Select=Float. Typical values are specified at Ta = 25°C.
PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS
Power Good
Power Good Tur n on
Threshold VPG (on) VFB rising 85 90 95 % VREF
Power Good Lower Turn off
Threshold VPG(lower) VFB falling 80 85 90 % VREF
Power Good Tur n on Delay TPG(ON)_D VFB rising, see VPG(on) 2.56 ms
Power Good U pper Turn off
Threshold VPG(upper) VFB rising 115 120 125 % VREF
PGood Compar ator Delay VFB < VPG(lower) or
VFB > VPG(upper) 1 2 3.5 µs
PGood Voltage Low PG(voltage) IPGood = -5mA 0.5 V
Under-Voltage Lockout
Vcc-Start Threshold VCC UVLO
Start Vcc rising trip Level 3.9 4.1 4.3 V
Vcc-Stop Threshold VCC UVLO
Stop Vcc falling tr i p Lev el 3.6 3.8 4.0 V
Enable-Start-Threshold Enable
UVLO Start ramping up 1.14 1.2 1.26 V
Enable-Stop-Threshold Enable
UVLO Stop r amping down 0.95 1 1.05
Enable Leaka ge Current IEN_LK Enable = 3.3V 1 µA
Over-Vol tage Protection
OVP Trip Threshold OVP_Vth VFB rising 115 120 125 % VREF
OVP Comparator Delay TOVP_D 1 2 3.5 µs
Over-Cur rent Protection
Current Limit ILIMIT Tj = 25°C , LDO_Select= Float 6.2 7.3 8.5 A
Tj = 25°C, LDO_Selec t=Gnd 7.9 9.3 10.8
Hiccup Blank ing Time TBLK_Hiccup
SS_Select = Vcc, Note 8 10
ms SS_Select = Float, Note 8 20
SS_Select = Gnd, Note 8 40
IR3827
10 www.irf.com © 2013 International Rectifier July 18, 2013
ELECTRICAL CHARACTERISTICS (CONTINUED)
Unless otherwise specified, these specifications apply over, 5.5V < Vin = PVin < 21V, 0°C < TJ < 125°C, LDO_Select=Gnd,
SS_Select=float. Typical v al ues are specified at Ta = 25°C.
PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS
Upper Gate Dr iver
Source Resistance VBOOT-VSW = 5.1V, Note 8 3 Ω
Sink Resistance VBOOT-VSW = 5.1V, Note 8 4
Lower Gate Driver
Source Resistance VCC = 5.1V, Note 8 2 Ω
Sink Resistance VCC = 5. 1V , Note 8 0.8
Over-Temperature Protection
Thermal Shutdown Threshol d Note 8 145 °C
Hysteresis Note8 20
Note 8: Guaranteed by design, but not tested in production.
Note 9: Cold temperature performance is guaranteed via correlation using statistical quality control. Not tested in production.
IR3827
11 www.irf.com © 2013 International Rectifier July 18, 2013
TYPICAL EFFICIENCY AND POWER LOSS CURVES
PVin = 12V, VCC= Internal LDO, LDO_Select = Float, IO = 0A-6A, FS = 600 kHz, Room Temperature, No Air Flow. Note that t he
efficiency a nd power loss curves include th e losses of IR3827, the inductor losses and the losses of the inp ut and output
capacitors. The table below shows the ind uctors used for each of the output voltages in the eff i c i ency measurement.
VOUT (V) LOUT (µH) P/N DCR (mΩ)
1.0 0.82
SPM6550T-R82M (TDK)
4.2
1.2 1.0
SPM6550T-1R0M (TDK)
4.7
1.8 1.0
SPM6550T-1R0M (TDK)
4.7
3.3 2.2
7443340220(Wurth Elektronik)
4.4
5 2.2
7443340220(Wurth Elektronik)
4.4
IR3827
12 www.irf.com © 2013 International Rectifier July 18, 2013
TYPICAL EFFICIENCY AND POWER LOSS CURVES
PVin = 12V, VCC= Internal LDO, LDO_Select = Gnd, IO = 0A-6A, FS = 600 k Hz, Room Temperature, No Air Flow. Note that the
efficiency a nd power loss curves include th e losses of IR38 27, the inductor losses and the losses of the input and output
capacitors. The table below shows the ind uctors used for each of the output voltages in the eff i c i ency measurement.
VOUT (V) LOUT (µH) P/N DCR (mΩ)
1.0 0.82
SPM6550T-R82M (TDK)
4.2
1.2 1.0
SPM6550T-1R0M (TDK)
4.7
1.8 1.0
SPM6550T-1R0M (TDK)
4.7
3.3 2.2
7443340220(Wurth Elektronik)
4.4
5 2.2
7443340220(Wurth Elektronik)
4.4
IR3827
13 www.irf.com © 2013 International Rectifier July 18, 2013
TYPICAL EFFICIENCY AND POWER LOSS CURVES
PVin = 12V, VCC= External 5V, IO = 0A-6A, FS = 600 kHz, Room Temperatur e, No Air Flow. Note that the effici ency and power
loss curves include the losses of IR3827, the inductor losses and the losses of the input and out put capacitors. The table
below shows the inductors us ed for each of the output voltages in the efficiency measure m ent.
VOUT (V) LOUT (µH) P/N DCR (mΩ)
1.0 0.82
SPM6550T-R82M (TDK)
4.2
1.2 1.0
SPM6550T-1R0M (TDK)
4.7
1.8 1.0
SPM6550T-1R0M (TDK)
4.7
3.3 2.2
7443340220(Wurth Elektronik)
4.4
5 2.2
7443340220(Wurth Elektronik)
4.4
IR3827
14 www.irf.com © 2013 International Rectifier July 18, 2013
TYPICAL EFFICIENCY AND POWER LOSS CURVES
PVin = Vin = VCC = 5V, IO = 0A-6A, FS = 600 kHz, Room Temperature, No Air Flow. Note that the efficiency and power loss
curves include the losses of IR3827, the inductor losses and the losses of the input and output capacitors. The table below
shows the ind uctors used for eac h of the output v ol tages in the efficiency measurement.
VOUT (V) LOUT (µH) P/N DCR (mΩ)
1.0 0.68 PCMB065T- R68MS (Cyntec) 3.9
1.2 0.82 SPM6550T-R82M(TDK) 4.2
1.8 0.82 SPM6550T-R82M(TDK) 4.7
3.3 1.0
SPM6550T-1R0M(TDK)
4.7
IR3827
15 www.irf.com © 2013 International Rectifier July 18, 2013
RDS(ON) OF MOSFETS OVER TEMPERATURE AT VCC=6.9V
RDS(ON) OF MOSFETS OVER TEMPERATURE AT VCC=5.1V
IR3827
16 www.irf.com © 2013 International Rectifier July 18, 2013
TYPICAL OPERATING CHARAC TERI STICS ( -40°C TO +125°C)
IR3827
17 www.irf.com © 2013 International Rectifier July 18, 2013
TYPICAL OPERATING CHARACTERISTICS ( -40°C TO +125°C)
IR3827
18 www.irf.com © 2013 International Rectifier July 18, 2013
THEORY OF OPERA TI ON
DESCRIPTION
The IR3827 SupIRBuckTM is a 6A easy-to-use, fully
integrated and highly efficient synchronous Buck
regulator intended for Point-Of-Load (POL)
applications. It includes two IR HEXFETs with low
RDS(on). The bottom FET has an integrated
monolithic schottky diode in place of a conventional
body diode.
The IR3827 provides precisely regulated output
voltage programmed via two external resistors from
0.6V to 0.86×Vin. It uses voltage mode control
employing a proprietary PWM modulator with input
voltage feedforward. That provides excellent noise
immunity, easy loop compensation design, and good
line transient response.
The IR3827 has a user-selectable internal Low
Dropout (LDO) Regulator, allowing single supply
operation without resorting to an external bias
supply voltage. To further improve the efficiency, the
internal LDO can be bypassed. Instead an external
bias supply can be used. This feature allows the
input bus voltage range extended t o 1.0V.
The IR3827 features programmable switching
frequency from 300kHz to 1.2MHz, three selectable
soft-start time, and smooth synchronization to an
external clock. The other important functions include
thermally compensated over current protection,
output over voltage protection and thermal shut-
down, etc.
VOLTAGE LOOP COMPESNATION DESIGN
The IR3827 uses PWM voltage mode control. The
output voltage of the POL, sensed by a resistor
divider, is fed into an internal Error Amplifier (E/A).
The output of the E/R is then compared to an
internal ramp voltage to determine the pulse width of
the gate signal for the control FET. The amplitude of
the ramp voltage is proportional to Vin so that the
bandwidth of the voltage loop remains almost
constant for different input voltages. This feature is
called input voltage feedfoward. It allows the
feedback loop design independent of the input
voltage. Please refer to the next section for more
information.
A RC network has to be connected between the FB
pin and the COMP pin to form a feedback
compensator. The goal of the compensator design
is to achieve a high control bandwidth with a phase
margin of 45° or above. The high control bandwidth
is beneficial for the loop dynamic response, which
helps to reduce the number of output capacitors,
PCB size and the cost. A phase margin of 45° or
higher is desired to ensure the system stability. For
most applications, a gain margin of -10dB or higher
is preferred to accommodate component variations
and to eliminate jittering/noise. The proprietary PWM
modulator in IR3827 significantly reduces the PWM
jittering, allowing the control bandwidth in the range
of 1/10th to 1/5th of the swit ching frequency.
Two types of compensators are commonly used:
Type II (PI) and Type III (PID), as shown in Figure 5.
The selection of the compensation type is
dependent on the ESR of the output capacitors.
Electrolytic capacitors have relatively higher ESR. If
the ESR pole is located at the frequency lower than
the cross-over frequency, FC, the ESR pole will help
to boost the phase margin. Thus a type II
compensator can be used. For the output capacitors
with lower ESR such as ceramic capacitors, type III
compensation is often desired.
(a)
+
-
Vout
R
f1
R
f2
R
C1
C
C1
C
C2
E/A
Fb Comp
R
f3
C
f3
V
REF
(b)
Figure 5 Loop Compensator (a) Type II, (b) Type III
+
-
Vout
R
f1
R
f2
V
REF
R
C1
C
C1
C
C2
E/A
Fb Comp
IR3827
19 www.irf.com © 2013 International Rectifier July 18, 2013
Table 1 lists the compensation selection for different
types of output capacitors.
For more detailed design guideline of voltage loop
compensation, please refer to the application note
AN-1162, “Compensation Design Procedure for
Buck Converter with Voltage-Mode Error-Amplifier”.
SupBuck design tool is also available at www.irf.com
providing the reference design based on user’s
design requirement s.
TABLE 1 RECOMMENDED COMPENSATION TYPE
COMPENSATOR LOCATION OF
CROSS-OVER
FREQUENCY
TYPE OF
OUTPUT
CAPACITORS
Type II (PI)
F
LC
<F
ESR
<F
0
<F
S
/2
Electrolytic,
POS-CAP, SP-
CAP
Type III-A (PID) FLC<F0<FESR<FS/2 POS-CAP, SP-
CAP
Type III-B (PID)
FLC<F0<FS/2<FESR
Ceramic
FLC is the resonant frequency of the output LC filter.
It is often referre d to as double pole.
oo
LC
CL
F××
=
π
21
FESR is the ESR zero of the out put capacitor.
o
ESR
CESR
F××
=
π
21
F0 is the cross-over frequency of the closed voltage
loop and FS is the switching frequency.
INPUT VOLTAGE FEEDFORWARD
Input voltage feedforward is an important feature,
because it can keep the converter stable and
preserve its load transient performance when Vin
varies in a large range. In IR3827, feedforward
function is enabled when Vin pin is connected to PVin
pin and Vin>5.5V. In this case, the internal low
dropout (LDO) regulator is used. The PWM ramp
amplitude (Vramp) is proportionally changed with Vin
to maintain the ratio Vin/Vramp almost constant
throughout Vin variation range (as shown in Figure
6). Thus, the control loop bandwidth and phase
margin can be maintained constant. Feed-forward
function can also minimize impact on output voltage
from fast Vin change. The maximum Vin slew rate is
within 1V/µs.
If an external bias voltage is used as Vcc, Vin pin
should be connected to Vcc/LDO_out pin instead of
PVin pin. Then the feedforward function is disabled.
The control loop compensation might need to be
adjusted.
0
0
PWM Ramp
12V
Ramp Offset
7.3V
12V
PWM Ramp
Amplitude = 1.8V
PWM Ramp Amplitude
= 2.4V
PWM Ramp Amplitude
= 1.095V
16V
Figure 6 Timing Diagram for Input Feedforward
UNDER-VOLTAGE LOCKOUT AND POR
The Under-Voltage Lockout (UVLO) circuit monitors
the voltage of VCC/LDO_Output pin and the Enable
pin. It assures that the MOSFET driver outputs
remain off whenever either of these two signals is
below the set thresholds. Normal operation resumes
once both VCC/LDO_Output and En voltages rise
above their threshol ds.
The POR (Power On Ready) signal is generated
when all these signals reach the valid logic level
(see system block diagram). When the POR is
asserted, the soft start sequence starts (see soft
start section).
ENABLE/EXTERNAL PVIN MONITOR
The IR3827 has an Enable function providing
another level of flexibility for start-up. The Enable pin
has a precise threshold which is internally monitored
by Under-Voltage Lockout (UVLO) circuit. If the
voltage at Enable pin is below its UVLO threshold,
both high-side and low-side FETs are off. When
Enable pin is below its UVLO, Over-Voltage
Protection (OV P ) i s disabled, and PGood st ays low.
IR3827
20 www.irf.com © 2013 International Rectifier July 18, 2013
The Enable pin should not be left floating. A pull-
down resistor in the range of several kilo ohms is
recommended to connect between the Enable Pin
and Gnd.
In addition to logical inputs, the Enable pin can be
used to implement precise input voltage UVLO. As
shown in Figure 7, the input of the Enable pin is
derived from the PVin voltage by a set of resistive
divider, R1 and R2. By selecting different divider
ratios, users can program the UVLO threshold
voltage. The bus voltage UVLO is a very desirable
feature. It prevents the IR3827 from regulating at
PVin lower than the desired voltage level. Figure 8
shows the start-up waveform with the input UVLO
voltage set at 10V .
IR3827
Enable
Vin
R1
R2
Figure 7 Implementation of Input Under-Voltage
Lockout (UVLO) using Enable Pin
Enable threshold
voltage1.2V
PVin (12V)
Vcc
Enable
Intl_SS
Vout
10V
Figure 8 Illustration of start-up with PVin UVLO
threshold voltage of 10V. The internal so ft-start is
used in this case.
USER SELECTABLE INTERNAL LDO
The IR3827 has an internal Low Dropout Regulator
(LDO), offering two LDO voltage options 5.1V and
6.9V. 5.1V VCC voltage results in higher light load
efficiency due to the lower gate charge loss, while
6.9 VCC voltage results in higher full load efficiency
due to less conduction loss. User can select the
desired VCC voltage based on the design target. The
selection of the LDO voltage is achieved with
LDO_Select pin, as shown in Table 2. It should be
noted that 6.9V VCC voltage results in faster
switching speed and may cause higher voltage spike
at the SW node than 5.1V VCC voltage.
TABLE 2 CONFIGURATION OF INTERNAL LDO
LDO_SELECT VCC/LDO_OUT
Float
5.1V
Gnd
6.9V
The internal LDO is beneficial for single rail (supply)
applications, where no external bias supplies will be
needed. For these applications, Vin pin should be
connected to PVin and VCC/LDO_Out pin is left
floating as shown in Figure 9. 1.0μF and 2.2μF
ceramic bypass capacitors should be placed close to
Vin pin and VCC/LDO_Out pi n respectively.
IR3827
VCC/
LDO_OUT
PGnd
Vin PVin
1.0uF
2.2uF
Input =5V-21V
Figure 9 Internally Biased Single-Rail Configuration
When Vin drops below 5.5V (LDO_Select = Float), or
7.3V (LDO_Select = Gnd), the internal LDO enters
the dropout mode. Figure 10 shows the
VCC/LDO_Out voltage for Vin=PVin=5V with switching
frequency of 600kHz and 1200kHz respectively.
Alternatively, if the input bus voltage, PVin, is in the
range of 4.5V to 7.5V, VCC/LDO_Out pin can be
IR3827
21 www.irf.com © 2013 International Rectifier July 18, 2013
directly connected to the PVin pin to bypass the
internal LDO and therefore to avoid the voltage drop
on the internal LDO. This configuration is illustrated
in Figure 11.
Figure 12 shows the configuration using an external
VCC voltage. With thi s c onfiguration, the input voltage
range can be extended down to 1.0V. Please note
that the input feedforward function is disabled for
this configuration. The feedback compensation
needs to be adjusted accordingly.
It should be noted as the VCC voltage decreases, the
efficiency and the over current limit will decrease
due to the increase of RDS(ON). Please refer to the
section of the over current protection for more
information.
Figure 10 LDO Dropout Voltage at Vin=PVin=5V
IR3827
VCC/
LDO_OUT
PGnd
Input =4.5V-7.5V
Vin PVin
1.0uF
2.2uF
Figure 11 Single-Rail Configuration for 4.5V-7V inputs
Ext VCC
4.5V-7.5V
IR3827
VCC/
LDO_OUT
PGnd
Vin PVin
2.2uF
Input =1.0V-21V
Figure 12 Use External Bias Voltage
.
SOFT-START
The IR3827 has an internal digital soft-start circuit to
control the output voltage rise time, and to limit the
current surge at the start-up. To ensure correct start-
up, the soft-start sequence initiates when the Enable
and Vcc voltages rise above their UVLO thresholds
and generate the Power On Ready (POR) signal.
The slew rate of the internal soft-start can be
adjusted externally with SS_Select pin, as shown in
Table 3.
Table 3 User Selectable Soft-Start Time
SS_Select Slew Rate
(mV/ µs) Soft-Start Time
( ms )
Vcc 0.4 1.5
Float 0.2 3
Gnd 0.1 6
Figure 13 shows the waveforms during the soft start.
The corresponding soft-start time can be calculated
as follows.
SlewRate VV
Tss 15.075.0
=
It should be noted that during the soft-start the over-
current protection (OCP) and over-voltage protection
(OVP) is enabled to protect the device for any short
circuit or over voltage condition.
IR3827
22 www.irf.com © 2013 International Rectifier July 18, 2013
POR
Intl_SS
Vout
0.15V
0.75V
t
1
t
2
t
3
1.5V 3.0V
Figure 13 Theoretical start-up waveforms using
internal soft-start
POWER UP SEQUENCING
The IR3827 provides the simultaneous or ratiometric
sequencing function with Seq pin. As shown in the
block diagram, the Error-Amplifier (E/A) has three
positive inputs. The input with the lowest voltage is
used for regulating the output voltage and the other
two inputs are ignored. In practice, the voltage of the
other two inputs should be about 200mV greater
than the low-voltage input so that their effects can
completely be ignored. Seq pin is internally biased to
3.3V via a high impedance path. For normal
operation, Se q pi n is left floating.
In sequencing operation, the voltage at Seq pin,
VSEQ, should be kept to zero until the internal soft-
start is finished. Then VSEQ is ramped up and the
feedback voltage, VFB, follows VSEQ. When VSEQ is
above 0.6V, the Error-Amplifier switches to VREF and
VFB starts to follow VREF. The final VSEQ voltage after
sequencing startup should be betw een 0.7V ~ 3.3V.
Figure 14 shows the typical application circuit for
sequencing operation. VSEQ is derived from the
output of another voltage regulator (Master) through
a resistor divider c om posed of RE and RF. If the ratio
of this resistor divider is equal to that of the feedback
resistor divider i.e. RE/RF =RC/RD, simultaneous
start-up is achieved. That is, the output voltage of
the slave follows that of the master until the voltage
at the Seq pin of the slave reaches 0.6 V. After VSEQ
of the slave exceeds 0.6V, the internal 0.6V
reference voltage of the slave dictates its output. To
achieve ratiometric operation, RE/RF >RC/RD should
be used. Table 4 summarizes the configurations to
achieve simultaneous/ratiometric sequencing
operations and normal start-up using the internal
soft-start. Figure 15 shows the typical waveforms for
sequencing operatio ns.
Boot
Vcc/
LDO_out
Fb
Comp
Gnd PGnd
SW
PGood
Rt/Sync
PVinVin
Enable
IR3827
SS_Select
Vin
PGood
LDO_Select
Seq
RE
RF
Vo1
(Master)
RC
RD
Figure 14 Application circuit for Simultaneous and
Ratiomet r i c sequencing operation
Table 4 Start-Up Configurations
Operating Mode
VSEQ
Configuration
Internal soft -start
Floating
Simultaneous
Sequencing
Ramp up
from 0V
RE/RF=RC/RD
Ratiometric
Sequencing
Ramp up
from 0V
RE/RF>RC/RD
Vcc
V
REF
=0.6V
1.2V Soft Start (slave)
Enable (slave)
Vo1 (master)
Vo2 (slave)
(a)
Vo1 (master)
Vo2 (slave)
(b)
Figure 15 Typical waveforms for sequencing
operation: (a) Simultaneous; (b) Ratiometric
PRE-BIAS START-UP
IR3827 is able to start up into a pre-charged output
smoothly, which prevents oscillations and
disturbances of the output volt age.
IR3827
23 www.irf.com © 2013 International Rectifier July 18, 2013
The output starts in an asynchronous fashion and
keeps the synchronous MOSFET (Sync FET) off
until the first gate signal for control MOSFET (Ctrl
FET) is generated. Figure 16 shows a typical Pre-
Bias condition at start up. The gate signal of the
control FET is determined by the loop compensator.
The sync FET always starts with a narrow pulse
width (12.5% of a switching period) and gradually
increases its duty cycle with a step of 12.5% until it
reaches the steady state value. The number of these
startup pulses for each step is 16 and it’s internally
programmed. Figure 17 shows the series of 16x8
startup pulses.
It should be noted that PGood is not active until the
first gate signal for control FET is generated. Please
refer to Power Good S ection for more i nformation.
Vo
Pre-Bias Voltage
t
Figure 16 Pre-Bias start-up
... ... ...
HDRv
... ... ...
16 End of
PB
LDRv
12.5% 25% 87.5%
16
...
...
...
...
Figure 17 Pre-Bias startup pulses
SHUTDOWN
IR3827 can be shut down by pulling the Enable pin
below its 1.0V threshold. Both the high side and the
low side drivers are pulled low.
OPERATING FRE QUENCY
The switching frequency can be programmed
between 300kHz 1200kHz by connecting an
external resistor from Rt pin to Gnd. Rt can be
calculated as follows.
953.0
19954
×=
ts
RF
Where FS is in kHz, and Rt is in k.
Table 5 shows the different oscill ator frequency and
its corresponding Rt for easy reference.
Table 5 Switching Frequ ency vs. Rt
Rt (kΩ)
FS (kHz)
80.6 300
60.4 400
48.7 500
39.2 600
34 700
29.4 800
26.1 900
23.2 1000
21 1100
19.1 1200
OVER CURRENT PROTECTION
The over current (OC) protection is performed by
sensing current through the RDS(on) of the
Synchronous MOSFET. This method enhances the
converter’s efficiency, reduces cost by eliminating a
current sense resistor and any layout related noise
issues. The current limit is pre-set internally and is
compensated according to the IC temperature. So at
different ambient temperature, the over-current trip
threshold remai ns almost constant.
Detailed operation of OCP is explained as follows.
Over Current Protection circuit senses the inductor
current flowing through the Synchronous MOSFET
closer to the valley point. OCP circuit samples this
current for 40nsec typically after the rising edge of
the PWM set pulse which has a width of 12.5% of
the switching period. The PWM pulse starts at the
falling edge of the PWM set pulse. This makes valley
current sense more robust as current is sensed
close to the bottom of the inductor downward slope
where transient and switching noise are lower and
helps to prevent false tripping due to noise and
transient. An OC condition is detected if the load
current exceeds the threshold, the converter enters
into hiccup mode. PGood will go low and the internal
IR3827
24 www.irf.com © 2013 International Rectifier July 18, 2013
soft start signal will be pulled low. The converter
goes into hiccup mode with some hiccup blanking
time as shown in Figure 18. The convertor stays in
this mode until the over load or short circuit is
removed. With different SS_Select configurations,
the hiccup blanking time is different. Please refer to
the electrical table for details. The actual DC output
current limit point will be greater than the valley point
by an amount equal to approximately half of peak to
peak inductor ripple current.
2i
II LIMITOCP
+=
IOCP= DC current limit hiccu p point
ILIMIT= Over current limit (Valley of Inductor Current)
Δi= Peak-to-peak inductor ripple current
HDrv
LDrv
PGood
0
IL
0
Over Current Limit
0
...
...
0
Hiccup Blanking Time
Figure 18 Timing Diagram for Hiccup Over Curren t
Protection
Over current limit is affected by the VCC voltage. For
some single rail operations where Vin is 5V or less,
the OCP limit will de-rated due to the drop of VCC
voltage. Figure 19 and Figure 20 show the over
current limit for two single rail applications with
Vin=PVin=5V and Vin=PVin=VCC=4.5V respectively.
Figure 19 OCP Limit at Vin=PVin=5V using Internal LDO
Figure 20 OCP Limit at Vin=PVin=VCC=4.5V
OVER-VOLTAGE PROTECTION (OVP)
Over-voltage protection in IR3827 is achieved by
comparing FB pin voltage to a pre-set threshold.
OVP threshold is set at 1.2×Vref. When FB pin
voltage exceeds the over voltage threshold, an over
voltage trip signal asserts after 2us (typ.) delay.
Then the high side drive signal HDrv is turned off
immediately, PGood flags low. The sync FET
remains on to discharge the output capacitor. When
the VFB voltage drops below the threshold, the sync
FET turns off to prevent the complete depletion of
the output capacitor. After that, HDrv remains off
until a reset is performed by cycling either Vcc or
Enable. Figure 21 shows the timing diagram for over
voltage protection. Please note that OVP
comparator becomes active only when the IR3827 is
enabled.
POWER GOOD OUTPUT
IR3827 continually monitors the output voltage via
FB voltage. The FB voltage is an input to the window
comparator with upper and lower threshold of 120%
and 85% of the reference voltage respectively.
PGood signal is high whenever FB voltage is within
the PGood comparator window thresholds. For pre-
biased start-up, PGood is not active until the first
gate signal of the control FET is generated.
The PGood pin is open drain and it needs to be
externally pulled high. High state indicates that
output is in regulation.
In addition, PGood is also gated by other faults
including over current and over temperature. When
IR3827
25 www.irf.com © 2013 International Rectifier July 18, 2013
either of the faults occurs, PGood pin will be pulled
low.
HDrv
0
0
0
LDrv
FB 1.2*Vref
0
PGood
0.6V
Figure 21 Timing Diagram for Over Voltage Protection
THERMAL SHUTDOW N
Temperature sensing is provided inside IR3827. The
trip threshold is typically set to 145ºC. When trip
threshold is exceeded, thermal shutdown turns off
both MOSFETs and resets the internal soft start.
Automatic restart is initiated when the sensed
temperature drops within the operating range. There
is a 20°C hysteresis in the thermal shutdown
threshold.
EXTERNAL SYNCHRONIZATION
IR3827 incorporates an internal phase lock loop
(PLL) circuit which enables synchronization of the
internal oscillator to an external clock. This function
is important to avoid sub-harmonic oscillations due
to beat frequency for embedded systems when
multiple point-of-load (POL) regulators are used. A
multi-function pin, Rt/Sync, is used to connect the
external clock. If the external clock is present before
the converter turns on, Rt/Sync pin can be
connected to the external clock signal solely and no
other resistor is needed. If the external clock is
applied after the converter turns on, or the converter
switching frequency needs to toggle between the
external clock frequency and the internal free-
running frequency, an external resistor from Rt/Sync
pin to Gnd is required to set the free-running
frequency.
When an external clock is applied to Rt/Sync pin
after the converter runs in steady state with its free-
running frequency, a transition from the free-running
frequency to the external clock frequency will
happen. This transition is to gradually make the
actual switching frequency equal to the external
clock frequency, no matter which one is higher. On
the contrary, when the external clock signal is
removed from Rt/Sync pin, the switching frequency
is also changed to free-running gradually. In order to
minimize the impact from these transitions to output
voltage, a diode is recommended to add between
the external clock and Rt/Sync pin, as shown in
Figure 22. Figure 23 shows the timing diagram of
these transitions.
An internal compensation circuit is used to change
the PWM ramp slope according to the clock
frequency applied on Rt/Sync pin. Thus, the
effective amplitude of the PWM ramp (Vramp), which
is used in compensation loop calculation, has minor
impact from the variation of the external
synchronizati on signal.
IR3827
Rt/Sync
Gnd
Figure 22 Configuration of External Synchronization
SW
SYNC
...
...
Gradually change
Fs1
Fs2
Fs1
Free Running
Frequency Synchronize to the
external clock Return to free-
running freq
Gradually change
Figure 23 Timing Diagram for Synchronization
to the External Clock (Fs1<Fs2 or Fs1>Fs2)
IR3827
26 www.irf.com © 2013 International Rectifier July 18, 2013
MINIMUM ON TIME CONSIDERATIONS
The minimum O N t i m e i s the shortest amount of time
for which Ctrl FET may be reliably turned on, and
this depends on the internal timing delays. For
IR3827, the worst case minimum on-time is specified
as 60 ns.
Any design or application using IR3827 must ensure
operation with a pulse width that is higher than this
minimum on-time and preferably higher than 60ns.
This is necessary for the circuit to operate without
jitter and pulse-skipping, which can cause high
inductor current ripple and high outp ut voltage ripple.
sin
out
s
on FVV
F
D
t×
==
In any application that uses IR3827, the following
condition must be sat isfied:
onon tt
(min)
sin
out
on
FVV
t×
(min)
, therefore,
(min)on
out
sin
tV
FV ×
The minimum output voltage is limited by the
reference voltage and hence Vout(min) = 0.6 V.
Therefore,
Therefore, at the maximum recommended input
voltage 21V and minimum output voltage, the
converter should be designed at a switching
frequency that does not exceed 476 kHz.
Conversely, for operation at the maximum
recommended operating frequency (1.32 MHz) and
minimum output voltage (0.6V). The input voltage
(PVin) should not exceed 7.57V, otherwise pulse
skipping will happen.
MAXIMUM D U TY RATIO
A certain off-time is specified for IR3827. This
provides an upper limit on the operating duty ratio at
any given switching frequency. The off-time remains
at a relatively fixed ratio to switching period in low
and mid frequency range, while in high frequency
range this ratio increases, thus the lower the
maximum duty ratio at which IR3827 can operate.
Figure 24 shows a plot of the maximum duty ratio vs.
the switching frequency.
Figure 24 Maximum duty cycl e vs. switching
frequency.
sV
t
V
FV
on
out
sin
µ
/10
ns60 V6.0
(min)
(min) ==×
IR3827
27 www.irf.com © 2013 International Rectifier July 18, 2013
DESIGN EXAMPLE
The following ex am pl e is a typical applic ation for
IR3827. The applicat i on circuit is shown in Figure 28.
PVin = Vin = 12V (±10%)
Vo = 1.2V
Io = 6A
Peak-to-Peak Ripple Voltage = ±1% of Vo
ΔVo = ± 4% of Vo (for 30% Load Transient)
Fs = 600 kHz
EXTERNAL PVIN MONITOR (INPUT UVLO)
As explained in the section of Enable/External PVin
monitor, the input voltage, PVin, can be monitored by
connecting the Enable pin to PVin through a set of
resistor divider. When PVin exceeds the desired
voltage level such that the voltage at the Enable pin
exceeds the Enable threshold, 1.2V, the IR3827 is
turned on. The implementation of this function is
shown in Figure 7.
For a typical Enable threshold of VEN = 1.2 V
2.1
21
2
(min) ==
+
×ENin V
RR R
PV
ENin
EN VPV V
RR
×=
(min)
12
For the minimum input voltage PVin (min) = 9.2V,
select R1=49.9kΩ, and R2=7.5kΩ.
SWITCHING FREQUENCY
For FS = 600 kHz, select R t = 39.2 KΩ, from Table 5.
OUTPUT VOLTAGE SETTING
Output voltage is set by the reference voltage and
the external voltage divider connected to the FB pin.
The FB pin is the inverting input of the error
amplifier, which is internally referenced to 0.6V. The
divider ratio is set to provide 0.6V at the FB pin
when the output is at its desired value. The output
voltage is defined by using the foll owing equation:
)1(
2
1
F
F
REFo
R
R
VV +×=
RF1 and RF2 are the feedback resistor divider, as
shown in Figure 25. For the selection of RF1 and RF2,
please see feedback compensati on section.
IR3827
FB
Vout
R
f1
R
f2
Figure 25 The output voltage is programmed through
a set of feedback resistor divider
BOOTSTRAP CAPACITOR SELECTION
To drive the Control FET, it is necessary to supply a
gate voltage at least 4V greater than the voltage at
the SW pin, which is connected to the source of the
Control FET. This is achieved by using a bootstrap
configuration, which comprises the internal bootstrap
diode and an external bootstrap capacitor, C1, as
shown in Figure 26. The operation of the circuit is as
follows: When the sync FET is turned on, the
capacitor node connected to SW is pulled low. VCC
starts to charge C1 through the internal bootstrap
didoe. The voltage, Vc, across the bootstrap
capacitor C1 can be calculated as
DCCC
VVV =
where VD is the forward voltage drop of the
bootstrap diode.
When the control FET turns on in the next cycle, the
SW node voltage rises to the bus voltage, PVin. The
voltage at the Boot pin becomes:
DCCinBOOT VVPVV+=
A good quality ceramic capacitor of 0.1μF with
voltage rating of at least 25V is recommended for
most applications.
IR3827
28 www.irf.com © 2013 International Rectifier July 18, 2013
L
V
c
C1
V
IN
Vcc
SW
+
-
Boot
PGnd
+ VD -
Cvin
Figure 26 Bootstrap circui t to generate the supply
voltage for the high-side driver voltage
INPUT CAPACITOR SELECTION
Good quality input capacitors are necessary to
minimize the input ripple voltage and to supply the
switch current during the on-time. The input
capacitors should be selected based on the RMS
value of the input ripple current and requirement of
the input ripple vol tage.
The RMS value of the input ripple current can be
calculated as follows:
)1( DDII oRMS ××=
Where D is the duty cycle and Io is the output
current. For Io=6A and D=0.1, IRMS= 1.8A
The input voltage ripple is the result of the charging
of the input capacitors and the voltage induced by
ESR and ESL of the i nput capacitors.
Ceramic capacitors are recommended due to their
high ripple current capabilities. They also feature low
ESR and ESL at higher frequency which enables
better efficiency.
For this application, it is suggested to use three
10μF/25V ceramic capacitors, C3216X5R1E106M,
from TDK. In addition, although not mandatory, a
1x330uF, 25V SMD capacitor EEV-FK1E331P from
Panasonic may also be used as a bulk capacitor and
is recommended if the input power supply is not
located close t o the converter.
INDUCTOR SELECTI ON
The inductor is selected based on output power,
operating frequency and efficiency requirements. A
low inductor value causes large ripple current,
resulting in the smaller size, faster response to a
load transient but poor efficiency and high output
noise. Generally, the selection of the inductor value
can be reduced to the desired maximum ripple
current in the inductor (Δi). The optimum point is
usually found between 20% and 50% ripple of the
output current.
The saturation current of the inductor is desired to
be higher than the over current limit plus the inductor
ripple current. An inductor with soft-saturation
characteristic i s recommended.
For the buck converter, the inductor value for the
desired operating ripple current can be determined
using the followin g rel ation:
t
i
LVPV L
oin
×= max
max
;
s
F
D
t=
sLin
o
oin FiV V
VPVL××
×=
max
max )(
Where:
PVinmax = Maximum input v ol tage
V0 = Output Voltage
ΔiLmax = Maximum Inductor P eak-to-Peak Ripple
Current
Fs = Switching Frequency
Δt = On time
D = Duty Cycle
Select ΔiLmax 30%×Io, then the output inductor is
calculated to be 1.0μH. Select L=1.0μH, SPM6550T-
1R0M, from TDK which provides a compact, low
profile inductor suit able for this appli cat ion.
OUTPUT CAPACITOR SELECTION
Output capacitors are usually selected to meet two
specific requirements: (1) Output ripple voltage and
(2) load transient response. The load transient
response is also greatly affected by the control
bandwidth. So it is common practice to select the
output capacitors to meet the requirements of the
IR3827
29 www.irf.com © 2013 International Rectifier July 18, 2013
output ripple voltage first, and then design the
control bandwidth to meet the transient load
response. For some cases, even with the highest
allowable control bandwidth, the resulting load
transient response still cannot meet the requirement.
The number of output capacitors then need to be
increased.
The voltage ripple is attributed by the ripple current
charging the output capacitors, and the voltage drop
due to the Equivalent Series Resistance (ESR) and
the Equivalent Series Inductance (ESL. Following
lists the respectiv e peak-to-peak ripple voltages:
ESL
LVPV
V
ESRiV
FC
i
V
oin
ESLo
LESRo
so
L
Co
×
=
×=
××
=
)(
8
)(
max)(
max
)(
Where ΔiLmax is maximum inductor peak-to-peak
ripple current.
Good quality ceramic capacitors are recommended
due to their low ESR, ESL and the small package
size. It should be noted that the capacitance of
ceramic capacitors are usually de-rated with the DC
and AC biased voltage. It is important to use the de-
rated capacitance value for the calculation of output
ripple voltage as well as the voltage loop
compensation design. The de-rated capacitance
value may be obtained from the manufacturer’s
datasheets.
In this case, three 22uF ceramic capacitors,
C2012X5R0J226M, from TDK are used to achieve
±12mV peak-to-peak ripple voltage requi rem ent. The
de-rated capacitance value with 1.2VDC bias and
10mVAC voltage is a round 18uF each.
FEEDBACK COMPENSATION
For this design, the resonant frequency of the output
LC filter, FLC, is
kHz6.21 1018
3100.12
1
2
1
66
=
×××××
=
××
=
π
π
oo
LC CL
F
The equivalent ESR zero of the output capacitors,
FESR, is.
kHz1095.2 10181032 1
3
3
2
1
3
63
×=
×
×××
=
×××
=
π
π
o
ESR
C
ESR
F
Select crossover frequency F0=100kHz
According to Table 1, Type III B compensation is
selected for FLC<F0<FS/2<FESR. Type III compensator
is shown below for easy reference.
+
-
Vout
R
f1
R
f2
R
C1
C
C1
C
C2
E/A
Fb Comp
R
f3
C
f3
V
REF
Gain
(dB)
F
Z1
F
Z2
F
P2
F
P3
|H(s)|
Figure 27 Type III compensation and its asymptotic
gain plot
IR3827
30 www.irf.com © 2013 International Rectifier July 18, 2013
11
1
21
CC
Z
CR
F××
=
π
)(2 1
133
2FFF
Z
RRC
F+××
=
π
0
1
=
P
F
33
221
FF
PCR
F××
=
π
21
3
21
CC
P
CR
F××
=
π
FZ2 and FP2 are selected to achieve phase boost
Ɵ=70º.
kHz6.17
70sin170sin1
10100
sin1sin13
02 =
+
×=
+
=
θ
θ
FFZ
kHz568
70sin170sin1
10100
sin1sin1
3
02
=
+
×=
+
=
θ
θ
FF
P
FZ1 is selected to provide extra phase boost.
kHz8.82/
21
==
ZZ
FF
FP3 is set at one half of the switching frequency to
damp the switching noise.
kHz3002/
3== SP FF
The selected compensation parameters are:
RF1=3.32k, RF2=3.32kΩ, RF3=100Ω, CF3=2200pF,
RC1=2kΩ, CC1=10nF, CC2=180pF.
IR3827
31 www.irf.com © 2012 International Rectifier July 18, 2013
APPLICATION DIAGRAM
Boot
Vcc/LDO_out
Fb
Comp
Gnd PGnd
SW
PGood
Rt/Sync
PVinVin
Enable
IR3827
SS_Select
12V
PGood
1.2V
LDO_Select
Seq
1.0uF 3x10uF
C
in
C
32
49.9k
R
18
7.5k
R
19
49.9k
R
17
2.2uF
C
23
39.2k
R
9
0.1uF
C
24
0.1uF
C
7
L
1
1.0uH
3.32k
R
2
100
R
4
3.32k
R
3
2.0k
R
1
C
26
10nF
C
11
180pF
C
8
2200pF Cout
3x22uF
C
14
0.1uF
Figure 28 Single Rail 6A POL Application Circuit: PVin=Vin=12V, Vo=1.2V, Io=6A, fsw=600kHz
SUGGESTED BILL OF MATERIALS
QTY PART
REFERENCE VALUE DESCRIPTION MANUFACTURER PART NUMBER
3
C
in
10uF
1206, 25V, X5R, 20%
TDK
C3216X5R1E106M
3
C7 C14 C24
0.1uF
0603, 25V, X7R, 10%
Murata
GRM188R71E104KA01B
1
C8
2200pF
0603,50V,X7R
Murata
GRM188R71H222KA01B
1 C11 180pF 060 3, 50V, NP0, 5% Murata GRM1885C1H181JA01D
3
Cout
22uF
0805, 6.3V, X5 R, 20%
TDK
C2012X5R0J226M
1 C23 2.2uF 0603, 16V, X5R, 20% TDK C1608X5R1C225M
1
C26
10nF
0603, 25V, X7R, 10%
Murata
GRM188R71E103KA01J
1
C32
1.0uF
0603, 25V, X5R, 10%
Murata
GRM188R61E105KA12D
1
L1
1.0uH
SMD 7.1x6.5x5mm,4.7mΩ
TDK
SPM6550T-1R0
1 R1 2K Thick Film, 0603,1/10W,1% Panasonic ERJ-3EKF2001V
2
R2,R3
3.32K
Thick Film, 0603,1/10W,1%
Panasonic
ERJ-3EKF3321V
1
R4
100
Thick Film , 0603,1/10W,1%
Panasonic
ERJ-3EKF1000V
1 R9 39.2K Thick F il m , 0603,1/10W,1% Panasonic ERJ-3EKF3922V
2
R17 R18
49.9K
Thick Film , 0603,1/10W,1%
Panasonic
ERJ-3EKF4992V
1 R19 7.5K Thick Film, 0603,1/10W,1% Panasonic ERJ-3EKF7501V
1
U1
IR3827
PQFN 4x5mm
IR
IR3827MPBF
IR3827
32 www.irf.com © 2012 International Rectifier July 18, 2013
APPLICATION DIAGRAM
Boot
Vcc/LDO_out
Fb
Comp
Gnd PGnd
SW
PGood
Rt/Sync
PVinVin
Enable
IR3827
SS_Select
12V
PGood
1.2V
LDO_Select
Seq
1.0uF 3x10uF
C
in
C
32
49.9k
R
18
7.5k
R
19
49.9k
R
17
2.2uF
C
23
39.2k
R
9
0.1uF
C
24
0.1uF
C
7
L
1
1.0uH
3.32k
R
2
100
R
4
3.32k
R
3
806
R
1
C
26
22nF
C
11
180pF
C
8
2200pF Cout
3x22uF
C
14
0.1uF
Ext Vcc=5V
Figure 29 6A POL Application Circuit w ith ext er nal 5V VCC: PVin=Vin=12V, Vo=1.2V, Io=6A, fsw=600kHz. Please note that
loop compensation is adjusted to consider the absence of the input voltage feedforward.
1V
Boot
Vcc/LDO_out
Fb
Comp
Gnd PGnd
SW
PGood
Rt/Sync
PVinVin
Enable
IR3827
SS_Select
5V
PGood
LDO_Select
Seq
1.0uF
4x10uF
C
in
C
32
Enable
49.9k
R
17
2.2uF
C
23
39.2k
R
9
0.1uF
C
24
0.1uF
C
7
L
1
0.68uH
3.32k
R
2
100
R
4
4.99k
R
3
2k
R
1
C
26
4.7nF
C
11
100pF
C
8
2200pF Cout
4x22uF
C
14
0.1uF
Figure 30 Single Rail 6A POL Application Circuit: PVin=Vin=5V, Vo=1.0V, Io=6A, fsw=600kHz
IR3827
33 www.irf.com © 2013 International Rectifier July 18, 2013
TYPICAL OPERATING WAVEFORMS
Vin = 12V, V0 = 1.2V, I0 = 0-6A, Unless otherwise Specified, LDO_Select = Float. Room Temperature, N o Air Flow
Figure 31 Start up at 6A Load with SS_Select pin Figure 32 Start up at 6A Load with SS_Select pin
floating. Ch1:Vin, Ch2:Enable, Ch3:Vo ,Ch4: PGood floating. Ch1:Vin, Ch2:Enable, Ch3:Vo ,Ch4:Vcc
Figure 33 Start up with 1.06V P r e Bias, 0A Load Figure 34 Output Voltage Ripple, 6A load Ch2: Vout
Ch3: Vo, Ch4: PGood
Figure 35 Inductor node at 6A load, Figure 36 Short circuit (Hiccup) Recovery,
LDO_Select = Float Ch3:LX SS_Select = Float, Ch3:Vout , Ch4:Iout
IR3827
34 www.irf.com © 2013 International Rectifier July 18, 2013
TYPICAL OPERATING WAVEFORMS
Vin = 12V, V0 = 1.2V, I0 = 0-6A, Unless otherwise Specified, LDO_Select = Float. Room Temperature, N o Air Flow
Figure 37 Transient Response, 4.2A to 6A Figure 38 Feed Forward for Vin change
Step load Ch2:Vout Ch4-Iout from 6.8 to 15V an d back to 6.8V. Ch2-Vout, Ch4-Vin
Figure 39 Bode Plot at 6A load, bandwidth = 105 kHz, and phase margin = 53 degrees and gain margin = -12dB
IR3827
35 www.irf.com © 2013 International Rectifier July 18, 2013
TYPICAL OPERATING WAVEFORMS
Vin = 12V, V0 = 1.2V, I0 = 0-6A, Unless otherwise Specified, LDO_Select = Float. Room Temperature, N o Air Flow
Figure 40 Efficiency vs. Lo ad Current, LDO_Select = Gnd and Float
Figure 41 Power Loss vs. Lo ad Current, LDO_Select = Gnd and Float
IR3827
36 www.irf.com © 2013 International Rectifier July 18, 2013
TYPICAL OPERATING WAVEFORMS
Vin = 12V, V0 = 1.2V, I0 = 0-6A, Unless otherwise Specified, LDO_Select = Float. Room Temperature, N o Air Flow
Figure 42 Thermal Image of the board at 6A load, LDO_Select= Float (VCC=5.1V)
IR3827=70°C, In du cto r=40°C
Figure 43 Thermal Image of the board at 6A load, LDO_S elect= GND (VCC= 6.9V)
IR3827=60°C, In du cto r=38°C
IR3827
37 www.irf.com © 2013 International Rectifier July 18, 2013
LAYOUT RECOMMENDATIONS
The layout is very important when designing high
frequency switching converters. Layout will affect
noise pickup and can cause a good design to
perform with worse than expected results.
Make the connections for the power components in
the top layer with wide, copper filled areas or
polygons. In general, it is desirable to make proper
use of power planes and polygons for power
distribution and heat dissipation.
The inductor, output capacitors and the IR3827
should be as close to each other as possible. This
helps to reduce the EMI radiated by the power
traces due to the high switching currents through
them. Place the input capacitor directly at the PVin
pin of IR3827.
The feedback part of the system should be kept
away from the inductor and other noise sources.
The critical bypass components such as capacitors
for Vin and VCC should be close to their respective
pins. It is important to place the feedback
components including feedback resistors and
compensation components close to Fb and Comp
pins.
In a multilayer PCB use one layer as a power
ground plane and have a control circuit ground
(analog ground), to which all signals are referenced.
The goal is to localize the high current path to a
separate loop that does not interfere with the more
sensitive analog control function. These two grounds
must be connected together on the PC board layout
at a single point. It is recommended to place all
the compensation parts over the analog ground
plane in top layer.
The Power QFN is a thermally enhanced package.
Based on thermal performance it is recommended to
use at least a 4-layers PCB. To effectively remove
heat from the device the exposed pad should be
connected to the ground plane using via holes.
Figure 44-Figure 47 illustrates the implementation of
the layout guidelines outlined above, on the
IRDC3827 4-l ayer demo board.
Figure 44 IRDC3827 Demo Board Top Layer
PVin
PGnd
AGnd
Vout
Compensation par ts
should be plac ed
as close as possible
to the Comp pin
Resistor Rt should be
placed as clos e as
possible to their pins
Enough copper &
minimum grou nd length
path between Input and
Output
SW node copper i s
kept only at t he top
layer to minimize
the switching noise
All bypass caps
should be plac ed
as close as possible
to their connecting pins
IR3827
38 www.irf.com © 2013 International Rectifier July 18, 2013
Figure 45 IRDC3827 Demo Board Bottom Layer
Figure 46 IRDC3827 Demo Board Middle Layer 1
PV
in
PGnd
Vout
Single point c onnection
between AGN D & PGND,
should be close to the
SupIRBuck kept away from
noise sources
AGnd
Feedback and V s ns trace
routing should be kept
away from noise sources
PGnd
IR3827
39 www.irf.com © 2013 International Rectifier July 18, 2013
Figure 47 IRDC3827 Demo Board Middle Layer 2
PGnd
IR3827
40 www.irf.com © 2013 International Rectifier July 18, 2013
PCB METAL AND COM PONENT
PLACEMENT
Evaluations have shown that the best overall
performance is achieved using the substrate/PCB
layout as shown in following figures. PQFN devices
should be placed to an accuracy of 0.050mm on
both X and Y axes. Self-centering behavior is highly
dependent on solders and processes, and
experiments should be run to confirm the limits of
self-centering on spe cific processes.
For further information, please refer to “SupIRBuck
Multi-Chip Module (MCM) Power Quad Flat No-Lead
(PQFN) Board Mounting Application Note.”
(AN1132)
Figure 48 PCB Metal Pad Spacing (all dimensi ons in mm)
* Contact International Rectifier to recei v e an electronic PCB Library fil e i n your preferre d format
IR3827
41 www.irf.com © 2013 International Rectifier July 18, 2013
SOLDER RESIST
IR recommends t hat the larger Power o r Land Area
pads are Solder Mask Defined (SMD.) This allows
the underlying Copper traces to be as large as
possible, which helps in terms of cur rent carrying
capability and device cooling capability.
When using SM D pads, the underlying copper
traces should be at least 0.05mm large r (on each
edge) than the S older M ask window, in order to
accommodate any layer to layer misalignment. (i.e.
0.1mm in X & Y.)
However, for t he smal l er Signal type leads around
the edge of the device, IR recommen ds that these
are Non Solder Mask Defined (NSMD) or Copper
Defined.
When using NSMD pads, the Solder Resist Window
should be larger than the Copper Pad by at least
0.025mm on each edge, (i.e. 0.05mm in X &Y,) in
order to accommodate any layer to layer
misalignment.
Ensure that the solder resist in-between the smaller
signal lead areas are at least 0.15mm wide, due to
the high x/y aspect rat i o of the solder ma sk strip.
Figure 49 Solder Resist
IR3827
42 www.irf.com © 2013 International Rectifier July 18, 2013
STENCIL DESIGN
Stencils for PQFN can be used with thicknesses of
0.100-0.250mm (0.004-0.010"). Stencils thinner than
0.100mm are unsuitable because they deposit
insufficient solder paste to make good solder joints
with the ground pad; high reductions sometimes
create similar problems. Stencils in the range of
0.125mm-0.200mm (0.005-0.008"), with suitable
reductions, gi ve the best results.
Evaluations have shown that the best overall
performance is achieved using the stencil design
shown in following figure. This design is for a stencil
thickness of 0.127mm (0.005"). The reduction
should be adjusted for stencils
of other thicknes ses.
Figure 50 Stencil Pad Spacing (all dimensions in mm)
IR3827
43 www.irf.com © 2013 International Rectifier July 18, 2013
MARKING INFORMATION
PACKAGE INFORMATION
IR3827
44 www.irf.com © 2013 International Rectifier July 18, 2013
ENVIRONMENTAL QUALIFICATIONS
Qualification Level Industrial
Moisture Sensitivity Level 4mm x 5mm PQFN JEDEC Level 2 @ 260° C
ESD
Machine Model
(JESD22-A115A) Class B
200V to <400V
Human Body Model
(JESD22-A114F) Class 2
2000V to <4000V
Charged Device Model
(JESD22-C101D) Class III
500V to ≤1000V
RoHS6 Compliant Yes
† Qualification standards can be found at International Rectifier web site: http://www.irf.com
†† Exceptions to AEC-Q101 requirements are noted in the qualification report.
Data and specifications subject to change without notice.
Qualification Standards can be found on IR’s Web site.
IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, Cal ifornia 90245, U S A Tel: (310) 252-7105
TAC Fax: (310) 252-7903
Visit us at ww w.irf.com for sales contact information.
www.irf.com