IR3827
18 www.irf.com © 2013 International Rectifier July 18, 2013
THEORY OF OPERA TI ON
DESCRIPTION
The IR3827 SupIRBuckTM is a 6A easy-to-use, fully
integrated and highly efficient synchronous Buck
regulator intended for Point-Of-Load (POL)
applications. It includes two IR HEXFETs with low
RDS(on). The bottom FET has an integrated
monolithic schottky diode in place of a conventional
body diode.
The IR3827 provides precisely regulated output
voltage programmed via two external resistors from
0.6V to 0.86×Vin. It uses voltage mode control
employing a proprietary PWM modulator with input
voltage feedforward. That provides excellent noise
immunity, easy loop compensation design, and good
line transient response.
The IR3827 has a user-selectable internal Low
Dropout (LDO) Regulator, allowing single supply
operation without resorting to an external bias
supply voltage. To further improve the efficiency, the
internal LDO can be bypassed. Instead an external
bias supply can be used. This feature allows the
input bus voltage range extended t o 1.0V.
The IR3827 features programmable switching
frequency from 300kHz to 1.2MHz, three selectable
soft-start time, and smooth synchronization to an
external clock. The other important functions include
thermally compensated over current protection,
output over voltage protection and thermal shut-
down, etc.
VOLTAGE LOOP COMPESNATION DESIGN
The IR3827 uses PWM voltage mode control. The
output voltage of the POL, sensed by a resistor
divider, is fed into an internal Error Amplifier (E/A).
The output of the E/R is then compared to an
internal ramp voltage to determine the pulse width of
the gate signal for the control FET. The amplitude of
the ramp voltage is proportional to Vin so that the
bandwidth of the voltage loop remains almost
constant for different input voltages. This feature is
called input voltage feedfoward. It allows the
feedback loop design independent of the input
voltage. Please refer to the next section for more
information.
A RC network has to be connected between the FB
pin and the COMP pin to form a feedback
compensator. The goal of the compensator design
is to achieve a high control bandwidth with a phase
margin of 45° or above. The high control bandwidth
is beneficial for the loop dynamic response, which
helps to reduce the number of output capacitors,
PCB size and the cost. A phase margin of 45° or
higher is desired to ensure the system stability. For
most applications, a gain margin of -10dB or higher
is preferred to accommodate component variations
and to eliminate jittering/noise. The proprietary PWM
modulator in IR3827 significantly reduces the PWM
jittering, allowing the control bandwidth in the range
of 1/10th to 1/5th of the swit ching frequency.
Two types of compensators are commonly used:
Type II (PI) and Type III (PID), as shown in Figure 5.
The selection of the compensation type is
dependent on the ESR of the output capacitors.
Electrolytic capacitors have relatively higher ESR. If
the ESR pole is located at the frequency lower than
the cross-over frequency, FC, the ESR pole will help
to boost the phase margin. Thus a type II
compensator can be used. For the output capacitors
with lower ESR such as ceramic capacitors, type III
compensation is often desired.
(a)
+
-
Vout
R
f1
R
f2
R
C1
C
C1
C
C2
E/A
Fb Comp
R
f3
C
f3
V
REF
(b)
Figure 5 Loop Compensator (a) Type II, (b) Type III
+
-
Vout
R
f1
R
f2
V
REF
R
C1
C
C1
C
C2
E/A
Fb Comp