dsPIC30F2010
DS70118E-page 194 Preliminary 2004 Microchip Technology Inc.
PWM Duty Cycle Comparison Units ................................... 85
Duty Cycle Register Buffers........................................ 85
PWM FLTA Pins.................................................................. 87
Enable Bits.................................................................. 87
Fault States................................................................. 87
Modes ......................................................................... 88
Cycle-by-Cycle.................................................... 88
Latched ............................................................... 88
PWM Operation During CPU Idle Mode.............................. 88
PWM Operation During CPU Sleep Mode .......................... 88
PWM Output and Polarity Control ....................................... 87
Output Pin Control ...................................................... 87
PWM Output Override......................................................... 87
Complementary Output Mode..................................... 87
Synchronization .......................................................... 87
PWM Period ........................................................................ 84
PWM Special Event Trigger ................................................ 88
Postscaler ................................................................... 88
PWM Time Base ................................................................. 83
Continuous Up/Down Counting Modes....................... 83
Double Update Mode .................................................. 84
Free Running Mode .................................................... 83
Postscaler ................................................................... 84
Prescaler..................................................................... 84
Single Shot Mode........................................................ 83
PWM Update Lockout ......................................................... 88
Q
QEA/QEB Input Characteristics ........................................ 171
QEI Module
External Clock Timing Requirements........................ 167
Index Pulse Timing Characteristics........................... 172
Index Pulse Timing Requirements ............................ 172
Operation During CPU Idle Mode ............................... 78
Operation During CPU Sleep Mode............................ 77
Register Map............................................................... 79
Timer Operation During CPU Idle Mode ..................... 78
Timer Operation During CPU Sleep Mode.................. 77
Quadrature Decoder Timing Requirements ...................... 171
Quadrature Encoder Interface (QEI) Module ...................... 75
Quadrature Encoder Interface Interrupts ............................ 78
Quadrature Encoder Interface Logic ................................... 76
R
Reset......................................................................... 119, 125
Reset Sequence.................................................................. 39
Reset Sources ............................................................ 39
Reset Timing Characteristics ............................................ 162
Reset Timing Requirements.............................................. 163
Resets
BOR, Programmable................................................. 127
POR .......................................................................... 125
Operating without FSCM and PWRT ................ 127
POR with Long Crystal Start-up Time....................... 127
RTSP Operation.................................................................. 44
S
Sales and Support............................................................. 199
Serial Peripheral Interface. See SPI
Simple Capture Event Mode
Capture Buffer Operation............................................ 68
Capture Prescaler ....................................................... 68
Hall Sensor Mode ....................................................... 68
Input Capture in CPU Idle Mode ................................. 69
Timer2 and Timer3 Selection Mode............................ 68
Simple OC/PWM Mode Timing Requirements.................. 169
Simple Output Compare Match Mode ................................ 72
Simple PWM Mode ............................................................. 72
Input Pin Fault Protection ........................................... 72
Period ......................................................................... 73
Single Pulse PWM Operation ............................................. 86
Software Simulator (MPLAB SIM) .................................... 142
Software Simulator (MPLAB SIM30) ................................ 142
Software Stack Pointer, Frame Pointer .............................. 10
CALL Stack Frame ..................................................... 27
SPI ...................................................................................... 91
SPI Mode
Slave Select Synchronization ..................................... 93
SPI1 Register Map...................................................... 94
SPI Module ......................................................................... 91
Framed SPI Support................................................... 91
Operating Function Description .................................. 91
SDOx Disable ............................................................. 91
Timing Characteristics
Master Mode (CKE = 0).................................... 173
Master Mode (CKE = 1).................................... 174
Slave Mode (CKE = 1).............................. 175, 176
Timing Requirements
Master Mode (CKE = 0).................................... 173
Master Mode (CKE = 1).................................... 174
Slave Mode (CKE = 0)...................................... 175
Slave Mode (CKE = 1)...................................... 177
Word and Byte Communication.................................. 91
SPI Operation During CPU Idle Mode ................................ 93
SPI Operation During CPU Sleep Mode............................. 93
Status Register ................................................................... 10
Subtractor ........................................................................... 15
Data Space Write Saturation ...................................... 17
Overflow and Saturation ............................................. 15
Round Logic ............................................................... 16
Write Back .................................................................. 16
Symbols used in Opcode Descriptions ............................. 134
System Integration............................................................ 119
Overview................................................................... 119
Register Map ............................................................ 131
T
Temperature and Voltage Specifications
AC............................................................................. 157
DC ............................................................................ 147
Timer1 Module.................................................................... 57
16-bit Asynchronous Counter Mode ........................... 57
16-bit Synchronous Counter Mode............................. 57
16-bit Timer Mode....................................................... 57
Gate Operation ........................................................... 58
Interrupt ...................................................................... 59
Operation During Sleep Mode .................................... 58
Prescaler .................................................................... 58
Real-Time Clock ......................................................... 59
RTC Interrupts .................................................... 59
RTC Oscillator Operation ................................... 59
Register Map .............................................................. 60
Timer2 and Timer 3 Selection Mode................................... 72
Timer2/3 Module................................................................. 61
32-bit Synchronous Counter Mode............................. 61
32-bit Timer Mode....................................................... 61
ADC Event Trigger...................................................... 64
Gate Operation ........................................................... 64
Interrupt ...................................................................... 64
Operation During Sleep Mode .................................... 64
Register Map .............................................................. 65
Timer Prescaler .......................................................... 64