STANDARD
MICROCIRCUIT DRAWING
SIZE
A
5962-89841
DEFENSE SUPPLY CENTER COLUMBUS
COLUMBUS, OHIO 43218-3990
REVISION LEVEL
L
SHEET
2
DSCC FORM 2234
APR 97
1. SCOPE
1.1 Scope. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits
in accordance with MIL-PRF-38535, appendix A.
1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example:
5962-89841 01 K A
Drawing number Device type Case outline Lead finish
(see 1.2.1) (see 1.2.2) (see 1.2.3)
1.2.1 Device type(s). The device type(s) shall identify the circuit function as follows:
Device type Generic number Circuit function Access time
01, 07 22V10 22-input, 10-output, EECMOS, architecturally 30
generic, programmable AND-OR array
02, 08 22V10 22-input, 10-output, EECMOS, architecturally 20
generic, programmable AND-OR array
03, 09, 15 22V10 22-input, 10-output, EECMOS, architecturally 15
generic, programmable AND-OR array
04, 10 22V10 22-input, 10-output, EECMOS, architecturally 25
generic, programmable AND-OR array
05, 11 22V10 22-input, 10-output, EECMOS, architecturally 15
generic, programmable AND-OR array (higher tCO,
lower fCLK2)
06, 12, 16 22V10 22-input, 10-output, EECMOS, architecturally 10
generic, programmable AND-OR array
13 22V10L 22-input, 10-output, EECMOS, architecturally 25
generic, programmable AND-OR array
14 22V10L 22-input, 10-output, EECMOS, architecturally 20
generic, programmable AND-OR array
1.2.2 Case outline(s). The case outline(s) shall be as designated in MIL-STD-1835 and as follows:
Outline letter Descriptive designator Terminals Package style
K GDFP2-F24 or CDFP3-F24 24 flat pack
L GDIP3-T24 or CDIP4-T24 24 dual-in-line
3 CQCC1-N28 28 square chip carrier
1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A.
1.3 Absolute maximum ratings.
Supply voltage range ------------------------------------------------------- -0.5 V dc to +7.0 V dc
Input voltage applied ------------------------------------------------------ -0.5 V dc to VCC +1.0 V dc 1/
Off-state output voltage applied ----------------------------------------- -0.5 V dc to VCC +1.0 V dc 1/
Storage temperature range (TSTG) -------------------------------------- -65°C to +150°C
Maximum power dissipation (PD) 2/ ------------------------------------ 1.5 W
Lead temperature (soldering, 10 seconds) (TSOL) ------------------ +260°C
Thermal resistance, junction-to-case (ΘJC) --------------------------- See MIL-STD-1835
Junction temperature (TJ)-------------------------------------------------- +175°C
Data retention----------------------------------------------------------------- 10 years (minimum)
Endurance -------------------------------------------------------------------- 100 erase/write cycles (minimum)
_______________
1/ Minimum voltage is -0.5 V which may undershoot to -2.5 V for pulses of less than 20 ns.
2/ Must withstand the added PD due to short circuit test; e.g., IOS.