SSTUB32866 1.8 V 25-bit 1 : 1 or 14-bit 1 : 2 configurable registered buffer with parity for DDR2-800 RDIMM applications Rev. 04 -- 15 April 2010 Product data sheet 1. General description The SSTUB32866 is a 1.8 V configurable register specifically designed for use on DDR2 memory modules requiring a parity checking function. The register is configurable (using configuration pins C0 and C1) to two topologies: 25-bit 1 : 1 or 14-bit 1 : 2, and in the latter configuration can be designated as Register A or Register B on the DIMM. The SSTUB32866 accepts a parity bit from the memory controller on its parity bit (PAR_IN) input, compares it with the data received on the DIMM-independent D-inputs and indicates whether a parity error has occurred on its open-drain QERR pin (active LOW). The convention is even parity, that is, valid parity is defined as an even number of ones across the DIMM-independent data inputs combined with the parity input bit. The SSTUB32866 is packaged in a 96-ball, 6 x 16 grid, 0.8 mm ball pitch LFBGA package (13.5 mm x 5.5 mm). 2. Features and benefits Configurable register supporting DDR2 up to 800 MT/s Registered DIMM applications Configurable to 25-bit 1 : 1 mode or 14-bit 1 : 2 mode Controlled output impedance drivers enable optimal signal integrity and speed Meets or exceeds SSTUB32866 JEDEC standard speed performance Supports up to 450 MHz clock frequency of operation Optimized pinout for high-density DDR2 module design Chip-selects minimize power consumption by gating data outputs from changing state Supports SSTL_18 data inputs Checks parity on the DIMM-independent data inputs Partial parity output and input allows cascading of two SSTUB32866s for correct parity error processing Differential clock (CK and CK) inputs Supports LVCMOS switching levels on the control and RESET inputs Single 1.8 V supply operation (1.7 V to 2.0 V) Available in 96-ball, 13.5 mm x 5.5 mm, 0.8 mm ball pitch LFBGA package 3. Applications 400 MT/s to 800 MT/s DDR2 registered DIMMs desiring parity checking functionality SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity 4. Ordering information Table 1. Ordering information Type number Solder process Package Name Description Version SSTUB32866EC/G Pb-free (SnAgCu solder LFBGA96 plastic low profile fine-pitch ball grid array package; SOT536-1 ball compound) 96 balls; body 13.5 x 5.5 x 1.05 mm SSTUB32866EC/S Pb-free (SnAgCu solder LFBGA96 plastic low profile fine-pitch ball grid array package; SOT536-1 ball compound) 96 balls; body 13.5 x 5.5 x 1.05 mm 4.1 Ordering options Table 2. SSTUB32866_4 Product data sheet Ordering options Type number Temperature range SSTUB32866EC/G Tamb = 0 C to +70 C SSTUB32866EC/S Tamb = 0 C to +85 C All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 2 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity 5. Functional diagram RESET CK CK SSTUB32866 VREF DCKE DODT DCS 1D C1 QCKEA R QCKEB(1) 1D C1 R QODTA 1D C1 R QCSA 1D C1 R Q2A QODTB(1) QCSB(1) CSR D2 0 1 to 10 other channels (D3, D5, D6, D8 to D14) Q2B(1) 002aac010 (1) Disabled in 1 : 1 configuration. Fig 1. SSTUB32866_4 Product data sheet Functional diagram of SSTUB32866; 1 : 2 Register A configuration with C0 = 0 and C1 = 1 (positive logic) All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 3 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity RESET CK CK LPS0 (internal node) D2, D3, D5, D6, D8 to D14 VREF 11 CE D CLK Q2A, Q3A, Q5A, Q6A, Q8A to Q14A 11 D2, D3, D5, D6, 11 D8 to D14 11 R D2, D3, D5, D6, D8 to D14 Q2B, Q3B, Q5B, Q6B, Q8B to Q14B 11 PARITY CHECK C1 1 0 D CLK R 1 PPO D CLK R CE 0 D CLK R PAR_IN QERR C0 CLK 2-BIT COUNTER R LPS1 (internal node) 0 D CLK R 1 002aaa650 Fig 2. Parity logic diagram for 1 : 2 Register A configuration (positive logic); C0 = 0, C1 = 1 SSTUB32866_4 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 4 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity 6. Pinning information 6.1 Pinning SSTUB32866EC/G ball A1 SSTUB32866EC/S index area 1 2 3 4 5 6 A B C D E F G H J K L M N P R T 002aac011 Transparent top view Fig 3. Pin configuration for LFBGA96 1 2 3 4 5 6 A DCKE PPO VREF VDD QCKE DNU B D2 D15 GND GND Q2 Q15 C D3 D16 VDD VDD Q3 Q16 D DODT QERR GND GND QODT DNU E D5 D17 VDD VDD Q5 Q17 F D6 D18 GND GND Q6 Q18 G PAR_IN RESET VDD VDD C1 C0 H CK DCS GND GND QCS DNU J CK CSR VDD VDD n.c. n.c. K D8 D19 GND GND Q8 Q19 L D9 D20 VDD VDD Q9 Q20 M D10 D21 GND GND Q10 Q21 N D11 D22 VDD VDD Q11 Q22 P D12 D23 GND GND Q12 Q23 R D13 D24 VDD VDD Q13 Q24 T D14 D25 VREF VDD Q14 Q25 002aab108 Fig 4. SSTUB32866_4 Product data sheet Ball mapping, 1 : 1 register (C0 = 0, C1 = 0) All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 5 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity 1 2 3 4 5 6 A DCKE PPO VREF VDD QCKEA QCKEB B D2 DNU GND GND Q2A Q2B C D3 DNU VDD VDD Q3A Q3B D DODT QERR GND GND QODTA QODTB E D5 n.c. VDD VDD Q5A Q5B F D6 n.c. GND GND Q6A Q6B G PAR_IN RESET VDD VDD C1 C0 H CK DCS GND GND QCSA QCSB J CK CSR VDD VDD n.c. n.c. K D8 DNU GND GND Q8A Q8B L D9 DNU VDD VDD Q9A Q9B M D10 DNU GND GND Q10A Q10B N D11 DNU VDD VDD Q11A Q11B P D12 DNU GND GND Q12A Q12B R D13 DNU VDD VDD Q13A Q13B T D14 DNU VREF VDD Q14A Q14B 002aab109 Fig 5. Ball mapping, 1 : 2 Register A (C0 = 0, C1 = 1) 1 2 3 4 5 6 A D1 PPO VREF VDD Q1A Q1B B D2 DNU GND GND Q2A Q2B C D3 DNU VDD VDD Q3A Q3B D D4 QERR GND GND Q4A Q4B E D5 DNU VDD VDD Q5A Q5B F D6 DNU GND GND Q6A Q6B G PAR_IN RESET VDD VDD C1 C0 H CK DCS GND GND QCSA QCSB J CK CSR VDD VDD n.c. n.c. K D8 DNU GND GND Q8A Q8B L D9 DNU VDD VDD Q9A Q9B M D10 DNU GND GND Q10A Q10B N DODT DNU VDD VDD QODTA QODTB P D12 DNU GND GND Q12A Q12B R D13 DNU VDD VDD Q13A Q13B T DCKE DNU VREF VDD QCKEA QCKEB 002aab110 Fig 6. SSTUB32866_4 Product data sheet Ball mapping, 1 : 2 Register B (C0 = 1, C1 = 1) All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 6 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity 6.2 Pin description Table 3. Pin description Symbol Pin GND B3, B4, D3, D4, F3, F4, ground input H3, H4, K3, K4, M3, M4, P3, P4 ground VDD A4, C3, C4, E3, E4, G3, G4, J3, J4, L3, L4, N3, N4, R3, R4, T4 1.8 V nominal power supply voltage Type Description VREF A3, T3 0.9 V nominal input reference voltage CK H1 differential input positive master clock input CK J1 differential input negative master clock input C0 G6 LVCMOS inputs C1 G5 Configuration control inputs; Register A or Register B and 1 : 1 mode or 1 : 2 mode select. RESET G2 LVCMOS input Asynchronous reset input (active LOW). Resets registers and disables VREF data and clock. CSR J2 SSTL_18 input DCS H2 Chip select inputs (active LOW). Disables D1 to D25[1] outputs switching when both inputs are HIGH. D1 to D25 [2] SSTL_18 input Data input. Clocked in on the crossing of the rising edge of CK and the falling edge of CK. DODT [2] SSTL_18 input The outputs of this register bit will not be suspended by the DCS and CSR control. DCKE [2] SSTL_18 input The outputs of this register bit will not be suspended by the DCS and CSR control. PAR_IN G1 SSTL_18 input Parity input. Arrives one clock cycle after the corresponding data input. Q1 to Q25, Q2A to Q14A, Q1B to Q14B [2] 1.8 V CMOS outputs Data outputs that are suspended by the DCS and CSR control.[3] PPO A2 1.8 V CMOS output Partial parity out. Indicates odd parity of inputs D1 to D25.[1] QCS, QCSA, QCSB [2] 1.8 V CMOS output Data output that will not be suspended by the DCS and CSR control. QODT, QODTA, QODTB [2] 1.8 V CMOS output Data output that will not be suspended by the DCS and CSR control. QCKE, QCKEA, QCKEB [2] 1.8 V CMOS output Data output that will not be suspended by the DCS and CSR control. QERR D2 open-drain output Output error bit (active LOW). Generated one clock cycle after the corresponding data output. n.c. [2] - Not connected. Ball present but no internal connection to the die. DNU [2] - Do not use. Inputs are in standby-equivalent mode and outputs are driven LOW. [1] Data inputs = D2, D3, D5, D6, D8 to D25 when C0 = 0 and C1 = 0. Data inputs = D2, D3, D5, D6, D8 to D14 when C0 = 0 and C1 = 1. Data inputs = D1 to D6, D8 to D10, D12, D13 when C0 = 1 and C1 = 1. [2] Depends on configuration. See Figure 4, Figure 5, and Figure 6 for ball number. SSTUB32866_4 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 7 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity [3] Data outputs = Q2, Q3, Q5, Q6, Q8 to Q25 when C0 = 0 and C1 = 0. Data outputs = Q2, Q3, Q5, Q6, Q8 to Q14 when C0 = 0 and C1 = 1. Data outputs = Q1 to Q6, Q8 to Q10, Q12, Q13 when C0 = 1 and C1 = 1. 7. Functional description The SSTUB32866 is a 25-bit 1 : 1 or 14-bit 1 : 2 configurable registered buffer with parity, designed for 1.7 V to 2.0 V VDD operation. All clock and data inputs are compatible with the JEDEC standard for SSTL_18. The control and reset (RESET) inputs are LVCMOS. All data outputs are 1.8 V CMOS drivers that have been optimized to drive the DDR2 DIMM load, and meet SSTL_18 specifications. The error (QERR) output is 1.8 V open-drain driver. The SSTUB32866 operates from a differential clock (CK and CK). Data are registered at the crossing of CK going HIGH, and CK going LOW. The C0 input controls the pinout configuration for the 1 : 2 pinout from A configuration (when LOW) to B configuration (when HIGH). The C1 input controls the pinout configuration from 25-bit 1 : 1 (when LOW) to 14-bit 1 : 2 (when HIGH). The SSTUB32866 accepts a parity bit from the memory controller on its parity bit (PAR_IN) input, compares it with the data received on the DIMM-independent D-inputs and indicates whether a parity error has occurred on its open-drain QERR pin (active LOW). The convention is even parity, that is, valid parity is defined as an even number of ones across the DIMM-independent data inputs combined with the parity input bit. When used as a single device, the C0 and C1 inputs are tied LOW. In this configuration, parity is checked on the PAR_IN input which arrives one cycle after the input data to which it applies. The Partial-Parity-Out (PPO) and QERR signals are produced three cycles after the corresponding data inputs. When used in pairs, the C0 input of the first register is tied LOW and the C0 input of the second register is tied HIGH. The C1 input of both registers are tied HIGH. Parity, which arrives one cycle after the data input to which it applies, is checked on the PAR_IN input of the first device. The PPO and QERR signals are produced on the second device three clock cycles after the corresponding data inputs. The PPO output of the first register is cascaded to the PAR_IN of the second register. The QERR output of the first register is left floating and the valid error information is latched on the QERR output of the second register. If an error occurs and the QERR output is driven LOW, it stays latched LOW for two clock cycles or until RESET is driven LOW. The DIMM-dependent signals (DCKE, DCS, DODT, and CSR) are not included in the parity check computation. The device supports low-power standby operation. When RESET is LOW, the differential input receivers are disabled, and undriven (floating) data, clock and reference voltage (VREF) inputs are allowed. In addition, when RESET is LOW all registers are reset, and all outputs are forced LOW. The LVCMOS RESET input must always be held at a valid logic HIGH or LOW level. SSTUB32866_4 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 8 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity The device also supports low-power active operation by monitoring both system chip select (DCS and CSR) inputs and will gate the Qn and PPO outputs from changing states when both DCS and CSR inputs are HIGH. If either DCS or CSR input is LOW, the Qn and PPO outputs will function normally. The RESET input has priority over the DCS and CSR control and when driven LOW will force the Qn and PPO outputs LOW, and the QERR output HIGH. If the DCS control functionality is not desired, then the CSR input can be hard-wired to ground, in which case, the set-up time requirement for DCS would be the same as for the other Dn data inputs. To control the low-power mode with DCS only, then the CSR input should be pulled up to VDD through a pull-up resistor. To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the LOW state during power-up. In the DDR2 RDIMM application, RESET is specified to be completely asynchronous with respect to CK and CK. Therefore, no timing relationship can be guaranteed between the two. When entering reset, the register will be cleared and the Qn outputs will be driven LOW quickly, relative to the time to disable the differential input receivers. However, when coming out of reset, the register will become active quickly, relative to the time to enable the differential input receivers. As long as the data inputs are LOW, and the clock is stable during the time from the LOW to HIGH transition of RESET until the input receivers are fully enabled, the design of the SSTUB32866 must ensure that the outputs will remain LOW, thus ensuring no glitches on the output. 7.1 Function table Table 4. Function table (each flip-flop) L = LOW voltage level; H = HIGH voltage level; X = don't care; = LOW to HIGH transition; = HIGH to LOW transition. Outputs[1] Inputs RESET DCS CSR CK CK Dn, DODTn, DCKEn Qn QCS QODT, QCKE H L L L L L L H L L H H L H [1] H L L L or H L or H X Q0 Q0 Q0 H L H L L L L H L H H H L H H L H L or H L or H X Q0 Q0 Q0 H H L L L H L H H L H H H H H H L L or H L or H X Q0 Q0 Q0 H H H L Q0 H L H H H H Q0 H H H H H L or H L or H X Q0 Q0 Q0 L X or floating X or floating X or floating X or floating X or floating L L L Q0 is the previous state of the associated output. SSTUB32866_4 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 9 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity Table 5. Parity and standby function table L = LOW voltage level; H = HIGH voltage level; X = don't care; = LOW to HIGH transition; = HIGH to LOW transition. Outputs[1] Inputs RESET DCS CSR CK CK of inputs = H (D1 to D25) PAR_IN[2] PPO[3] QERR[4] H L X even L L H H L X odd L H L H L X even H H L H L X odd H L H H H L even L L H H H L odd L H L H H L even H H L H H L odd H L H H H H X X PPO0 QERR0 H X X L or H L or H X X PPO0 QERR0 L X or floating X or floating X or floating X or floating X or floating X or floating L H [1] PPO0 is the previous state of output PPO; QERR0 is the previous state of output QERR. [2] Data inputs = D2, D3, D5, D6, D8 to D25 when C0 = 0 and C1 = 0. Data inputs = D2, D3, D5, D6, D8 to D14 when C0 = 0 and C1 = 1. Data inputs = D1 to D6, D8 to D10, D12, D13 when C0 = 1 and C1 = 1. [3] PAR_IN arrives one clock cycle (C0 = 0), or two clock cycles (C0 = 1), after the data to which it applies. [4] This condition assumes QERR is HIGH at the crossing of CK going HIGH and CK going LOW. If QERR is LOW, it stays latched LOW for two clock cycles or until RESET is driven LOW. 8. Limiting values Table 6. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Symbol Parameter VDD VI Conditions Min Max Unit supply voltage -0.5 +2.5 V input voltage receiver -0.5[1] +2.5[2] VDD + V VO output voltage driver -0.5[1] IIK input clamping current VI < 0 V or VI > VDD - -50 mA IOK output clamping current VO < 0 V or VO > VDD - 50 mA IO output current continuous; 0 V < VO < VDD - 50 mA ICCC continuous current through each VDD or GND pin - 100 mA Tstg storage temperature -65 +150 C VESD electrostatic discharge voltage Human Body Model (HBM); 1.5 k; 100 pF 2 - kV Machine Model (MM); 0 ; 200 pF 200 - V 0.5[2] [1] The input and output negative voltage ratings may be exceeded if the input and output clamping current ratings are observed. [2] This value is limited to 2.5 V maximum. SSTUB32866_4 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 V (c) NXP B.V. 2010. All rights reserved. 10 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity 9. Recommended operating conditions Table 7. Recommended operating conditions Symbol Parameter VDD Min Typ Max Unit supply voltage 1.7 - 2.0 V Vref reference voltage 0.49 x VDD 0.50 x VDD 0.51 x VDD V VT termination voltage Vref - 0.040 Vref Vref + 0.040 V VI input voltage 0 - VDD V VIH(AC) AC HIGH-level input voltage data (Dn), CSR, and PAR_IN inputs Vref + 0.250 - - V VIL(AC) AC LOW-level input voltage data (Dn), CSR, and PAR_IN inputs - - Vref - 0.250 V VIH(DC) DC HIGH-level input voltage data (Dn), CSR, and PAR_IN inputs Vref + 0.125 - - V VIL(DC) DC LOW-level input voltage data (Dn), CSR, and PAR_IN inputs - - Vref - 0.125 V VIH HIGH-level input voltage RESET, Cn [1] 0.65 x VDD - - V RESET, Cn [1] - - 0.35 x VDD V 0.675 - 1.125 V 600 - - mV - - -8 mA - - 8 mA SSTUB32866EC/G 0 - 70 C SSTUB32866EC/S 0 - 85 C LOW-level input voltage VIL Conditions VICR common mode input voltage range CK, CK [2] VID differential input voltage CK, CK [2] IOH HIGH-level output current IOL LOW-level output current Tamb ambient temperature operating in free air [1] The RESET and Cn inputs of the device must be held at valid levels (not floating) to ensure proper device operation. [2] The differential inputs must not be floating, unless RESET is LOW. SSTUB32866_4 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 11 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity 10. Characteristics Table 8. Characteristics At recommended operating conditions (see Table 7); unless otherwise specified. Symbol Parameter Conditions Min Typ Max Unit VOH HIGH-level output voltage IOH = -6 mA; VDD = 1.7 V 1.2 - - V VOL LOW-level output voltage IOL = 6 mA; VDD = 1.7 V - - 0.5 V II input current all inputs; VI = VDD or GND; VDD = 2.0 V - - 5 A IDD supply current static Standby mode; RESET = GND; IO = 0 mA; VDD = 2.0 V - - 2 mA static Operating mode; RESET = VDD; IO = 0 mA; VDD = 2.0 V; VI = VIH(AC) or VIL(AC) - - 40 mA clock only; RESET = VDD; VI = VIH(AC) or VIL(AC); CK and CK switching at 50 % duty cycle; IO = 0 mA; VDD = 1.8 V - 16 - A per each data input, 1 : 1 mode; RESET = VDD; VI = VIH(AC) or VIL(AC); CK and CK switching at 50 % duty cycle; one data input switching at half clock frequency, 50 % duty cycle; IO = 0 mA; VDD = 1.8 V - 11 - A per each data input, 1 : 2 mode; RESET = VDD; VI = VIH(AC) or VIL(AC); CK and CK switching at 50 % duty cycle; one data input switching at half clock frequency, 50 % duty cycle; IO = 0 mA; VDD = 1.8 V - 19 - A data and CSR inputs; VI = Vref 250 mV; VDD = 1.8 V 2.5 - 3.5 pF CK and CK inputs; VICR = 0.9 V; Vi(p-p) = 600 mV; VDD = 1.8 V 2 - 3 pF RESET input; VI = VDD or GND; VDD = 1.8 V 3 - 4 pF IDDD Ci dynamic operating current per MHz input capacitance Input RESET VIL LOW-level input voltage -0.5 - +0.3VDD V VIH HIGH-level input voltage 0.7VDD - 2.5 V II input current VI = VDD -5 - +5 A IL leakage current VI = VSS -100 -25 -10 A SSTUB32866_4 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 12 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity Table 9. Timing requirements At recommended operating conditions (see Table 7), unless otherwise specified. See Section 11.1. Symbol Parameter fclock clock frequency tW pulse width Min Typ Max Unit - - 450 MHz 1 - - ns differential inputs active time [1][2] - - 10 ns tINACT differential inputs inactive time [1][3] - - 15 ns tsu set-up time DCS before CK, CK, CSR HIGH; CSR before CK, CK, DCS HIGH 0.6 - - ns DCS before CK, CK, CSR LOW 0.5 - - ns DODT, DCKE and data (Dn) before CK, CK 0.5 - - ns PAR_IN before CK, CK 0.5 - - ns DCS, DODT, DCKE and data (Dn) after CK, CK 0.4 - - ns PAR_IN after CK, CK 0.4 - - ns tACT Conditions CK, CK HIGH or LOW hold time th [1] This parameter is not necessarily production tested. [2] VREF must be held at a valid input voltage level and data inputs must be held LOW for a minimum time of tACT(max) after RESET is taken HIGH. [3] VREF, data and clock inputs must be held at valid levels (not floating) a minimum time of tINACT(max) after RESET is taken LOW. Table 10. Switching characteristics At recommended operating conditions (see Table 7), unless otherwise specified. See Section 11.1. Symbol Parameter Conditions Min Typ Max Unit fmax maximum input clock frequency tPDM peak propagation delay single bit switching; from CK and CK to Qn 450 - - MHz 1.1 - 1.5 ns tPD propagation delay from CK and CK to PPO 0.5 - 1.7 ns [1] tLH LOW to HIGH delay from CK and CK to QERR 1.2 - 3 ns tHL HIGH to LOW delay from CK and CK to QERR 1 - 2.4 ns tPDMSS simultaneous switching peak propagation delay from CK and CK to Qn - - 1.6 ns tPHL HIGH to LOW propagation delay LOW to HIGH propagation delay tPLH [1] Includes 350 ps of test load transmission line delay. [2] This parameter is not necessarily production tested. [1][2] from RESET to Qn - - 3 ns from RESET to PPO - - 3 ns from RESET to QERR - - 3 ns Table 11. Data output edge rates At recommended operating conditions (see Table 7), unless otherwise specified. See Section 11.2. Symbol Parameter Conditions Min Typ Max Unit dV/dt_r rising edge slew rate from 20 % to 80 % 1 - 4 V/ns dV/dt_f falling edge slew rate from 80 % to 20 % 1 - 4 V/ns dV/dt_ absolute difference between dV/dt_r from 20 % or 80 % and dV/dt_f to 80 % or 20 % - - 1 V/ns SSTUB32866_4 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 13 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity 10.1 Timing diagrams RESET DCS CSR m m+1 m+2 m+3 m+4 CK CK tsu th D1 to D25 tPD CK to Q Q1 to Q25 tsu th PAR_IN tPD CK to PPO PPO tPD tPD CK to QERR CK to QERR QERR 002aaa655 Fig 7. Timing diagram for SSTUB32866 used as a single device; C0 = 0, C1 = 0 SSTUB32866_4 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 14 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity RESET DCS CSR m m+1 m+2 m+3 m+4 CK CK tsu th D1 to D14 tPD CK to Q Q1 to Q14 tsu th PAR_IN tPD CK to PPO PPO tPD tPD CK to QERR CK to QERR QERR (not used) Fig 8. 002aaa656 Timing diagram for the first SSTUB32866 (1 : 2 Register A configuration) device used in pair; C0 = 0, C1 = 1 SSTUB32866_4 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 15 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity RESET DCS CSR m m+1 m+2 m+3 m+4 CK CK tsu th D1 to D14 tPD CK to Q Q1 to Q14 tsu th PAR_IN(1) tPD CK to PPO PPO (not used) tPD tPD CK to QERR CK to QERR QERR 002aaa657 (1) PAR_IN is driven from PPO of the first SSTUB32866 device. Fig 9. Timing diagram for the second SSTUB32866 (1 : 2 Register B configuration) device used in pair; C0 = 1, C1 = 1 SSTUB32866_4 All information provided in this document is subject to legal disclaimers. Product data sheet Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 16 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity 11. Test information 11.1 Parameter measurement information for data output load circuit VDD = 1.8 V 0.1 V. All input pulses are supplied by generators having the following characteristics: PRR 10 MHz; Zo = 50 ; input slew rate = 1 V/ns 20 %, unless otherwise specified. The outputs are measured one at a time with one transition per measurement. VDD DUT CK CK CK inputs RL = 1000 delay = 350 ps Zo = 50 50 OUT CL = 30 pF(1) RL = 1000 test point RL = 100 test point 002aaa371 (1) CL includes probe and jig capacitance. Fig 10. Load circuit, data output measurements LVCMOS VDD 0.5VDD 0.5VDD RESET 0V tINACT IDD(1) tACT 90 % 10 % 002aaa372 (1) IDD tested with clock and data inputs held at VDD or GND, and IO = 0 mA. Fig 11. Voltage and current waveforms; inputs active and inactive times tW VIH input VICR VICR VID VIL 002aaa373 VID = 600 mV. VIH = Vref + 250 mV (AC voltage levels) for differential inputs. VIH = VDD for LVCMOS inputs. VIL = Vref - 250 mV (AC voltage levels) for differential inputs. VIL = GND for LVCMOS inputs. Fig 12. Voltage waveforms; pulse duration SSTUB32866_4 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 17 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity CK VICR VID CK tsu th VIH input Vref Vref VIL 002aaa374 VID = 600 mV. Vref = 0.5VDD. VIH = Vref + 250 mV (AC voltage levels) for differential inputs. VIH = VDD for LVCMOS inputs. VIL = Vref - 250 mV (AC voltage levels) for differential inputs. VIL = GND for LVCMOS inputs. Fig 13. Voltage waveforms; set-up and hold times CK VICR VICR tPLH tPHL Vi(p-p) CK VOH VT output VOL 002aaa375 tPLH and tPHL are the same as tPD. Fig 14. Voltage waveforms; propagation delay times (clock to output) LVCMOS VIH RESET 0.5VDD VIL tPHL VOH output VT VOL 002aaa376 tPLH and tPHL are the same as tPD. VIH = Vref + 250 mV (AC voltage levels) for differential inputs. VIH = VDD for LVCMOS inputs. VIL = Vref - 250 mV (AC voltage levels) for differential inputs. VIL = GND for LVCMOS inputs. Fig 15. Voltage waveforms; propagation delay times (reset to output) SSTUB32866_4 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 18 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity 11.2 Data output slew rate measurement information VDD = 1.8 V 0.1 V. All input pulses are supplied by generators having the following characteristics: PRR 10 MHz; Zo = 50 ; input slew rate = 1 V/ns 20 %, unless otherwise specified. VDD DUT RL = 50 OUT test point CL = 10 pF(1) 002aaa377 (1) CL includes probe and jig capacitance. Fig 16. Load circuit, HIGH-to-LOW slew measurement output VOH 80 % dv_f 20 % dt_f 002aaa378 VOL Fig 17. Voltage waveforms, HIGH-to-LOW slew rate measurement DUT OUT test point CL = 10 pF(1) RL = 50 002aaa379 (1) CL includes probe and jig capacitance. Fig 18. Load circuit, LOW-to-HIGH slew measurement dt_r VOH 80 % dv_r 20 % output 002aaa380 VOL Fig 19. Voltage waveforms, LOW-to-HIGH slew rate measurement SSTUB32866_4 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 19 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity 11.3 Error output load circuit and voltage measurement information VDD = 1.8 V 0.1 V. All input pulses are supplied by generators having the following characteristics: PRR 10 MHz; Zo = 50 ; input slew rate = 1 V/ns 20 %, unless otherwise specified. VDD DUT RL = 1 k OUT test point CL = 10 pF(1) 002aaa500 (1) CL includes probe and jig capacitance. Fig 20. Load circuit, error output measurements LVCMOS RESET VDD 0.5VDD 0V tPLH VOH output waveform 2 0.15 V 0V 002aaa501 Fig 21. Voltage waveforms, open-drain output LOW to HIGH transition time with respect to RESET input. timing inputs VICR Vi(p-p) VICR tHL VDD output waveform 1 0.5VDD VOL 002aaa502 Fig 22. Voltage waveforms, open-drain output HIGH to LOW transition time with respect to clock inputs SSTUB32866_4 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 20 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity timing inputs VICR Vi(p-p) VICR tLH VOH output waveform 2 0.15 V 002aaa503 0V Fig 23. Voltage waveforms, open-drain output LOW to HIGH transition time with respect to clock inputs 11.4 Partial parity out load circuit and voltage measurement information VDD = 1.8 V 0.1 V. All input pulses are supplied by generators having the following characteristics: PRR 10 MHz; Zo = 50 ; input slew rate = 1 V/ns 20 %, unless otherwise specified. DUT OUT test point CL = 5 pF(1) RL = 1 k 002aaa654 (1) CL includes probe and jig capacitance. Fig 24. Partial parity out load circuit CK VICR VICR tPLH tPHL Vi(p-p) CK VOH output VT VOL 002aaa375 VT = 0.5VDD. tPLH and tPHL are the same as tPD. Vi(p-p) = 600 mV. Fig 25. Partial parity out voltage waveforms; propagation delay times with respect to clock inputs SSTUB32866_4 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 21 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity LVCMOS VIH RESET 0.5VDD VIL tPHL VOH output VT VOL 002aaa376 VT = 0.5VDD. tPLH and tPHL are the same as tPD. VIH = Vref + 250 mV (AC voltage levels) for differential inputs. VIH = VDD for LVCMOS inputs. VIL = Vref - 250 mV (AC voltage levels) for differential inputs. VIL = GND for LVCMOS inputs. Fig 26. Partial parity out voltage waveforms; propagation delay times with respect to RESET input SSTUB32866_4 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 22 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity 12. Package outline LFBGA96: plastic low profile fine-pitch ball grid array package; 96 balls; body 13.5 x 5.5 x 1.05 mm SOT536-1 A B D ball A1 index area A A2 E A1 detail X e1 1/2 C e v M e w M b T R P N M L K J H G F E D C B A ball A1 index area y1 C C A B C y e e2 1/2 e 1 2 3 4 5 6 X 0 5 10 mm scale DIMENSIONS (mm are the original dimensions) UNIT A max. A1 A2 b D E e e1 e2 v w y y1 mm 1.5 0.41 0.31 1.2 0.9 0.51 0.41 5.6 5.4 13.6 13.4 0.8 4 12 0.15 0.1 0.1 0.2 OUTLINE VERSION REFERENCES IEC JEDEC JEITA EUROPEAN PROJECTION ISSUE DATE 00-03-04 03-02-05 SOT536-1 Fig 27. Package outline SOT536-1 (LFBGA96) SSTUB32866_4 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 23 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity 13. Soldering of SMD packages This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note AN10365 "Surface mount reflow soldering description". 13.1 Introduction to soldering Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization. 13.2 Wave and reflow soldering Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following: * Through-hole components * Leaded or leadless SMDs, which are glued to the surface of the printed circuit board Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging. The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable. Key characteristics in both wave and reflow soldering are: * * * * * * Board specifications, including the board finish, solder masks and vias Package footprints, including solder thieves and orientation The moisture sensitivity level of the packages Package placement Inspection and repair Lead-free soldering versus SnPb soldering 13.3 Wave soldering Key characteristics in wave soldering are: * Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave * Solder bath specifications, including temperature and impurities SSTUB32866_4 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 24 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity 13.4 Reflow soldering Key characteristics in reflow soldering are: * Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see Figure 28) than a SnPb process, thus reducing the process window * Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board * Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 12 and 13 Table 12. SnPb eutectic process (from J-STD-020C) Package thickness (mm) Package reflow temperature (C) Volume (mm3) < 350 350 < 2.5 235 220 2.5 220 220 Table 13. Lead-free process (from J-STD-020C) Package thickness (mm) Package reflow temperature (C) Volume (mm3) < 350 350 to 2000 > 2000 < 1.6 260 260 260 1.6 to 2.5 260 250 245 > 2.5 250 245 245 Moisture sensitivity precautions, as indicated on the packing, must be respected at all times. Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 28. SSTUB32866_4 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 25 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity maximum peak temperature = MSL limit, damage level temperature minimum peak temperature = minimum soldering temperature peak temperature time 001aac844 MSL: Moisture Sensitivity Level Fig 28. Temperature profiles for large and small components For further information on temperature profiles, refer to Application Note AN10365 "Surface mount reflow soldering description". 14. Abbreviations Table 14. SSTUB32866_4 Product data sheet Abbreviations Acronym Description CMOS Complementary Metal Oxide Semiconductor DDR Double Data Rate DIMM Dual In-line Memory Module LVCMOS Low Voltage Complementary Metal Oxide Semiconductor PPO Partial Parity Out PRR Pulse Repetition Rate RDIMM Registered Dual In-line Memory Module SSTL Stub Series Terminated Logic All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 26 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity 15. Revision history Table 15. Revision history Document ID Release date Data sheet status Change notice Supersedes SSTUB32866_4 20100415 Product data sheet - SSTUB32866_3 Modifications: * * Section 1 "General description", first paragraph: deleted second sentence Table 8 "Characteristics": added sub-section "Input RESET" SSTUB32866_3 20070423 Product data sheet - SSTUB32866_2 SSTUB32866_2 20061009 Product data sheet - SSTUB32866_1 SSTUB32866_1 20060518 Product data sheet - - SSTUB32866_4 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 27 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity 16. Legal information 16.1 Data sheet status Document status[1][2] Product status[3] Definition Objective [short] data sheet Development This document contains data from the objective specification for product development. Preliminary [short] data sheet Qualification This document contains data from the preliminary specification. Product [short] data sheet Production This document contains the product specification. [1] Please consult the most recently issued document before initiating or completing a design. [2] The term `short data sheet' is explained in section "Definitions". [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. 16.2 Definitions Draft -- The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet -- A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification -- The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. 16.3 Disclaimers Limited warranty and liability -- Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors. malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. Applications -- Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on a weakness or default in the customer application/use or the application/use of customer's third party customer(s) (hereinafter both referred to as "Application"). It is customer's sole responsibility to check whether the NXP Semiconductors product is suitable and fit for the Application planned. Customer has to do all necessary testing for the Application in order to avoid a default of the Application and the product. NXP Semiconductors does not accept any liability in this respect. Limiting values -- Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale -- NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license -- Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Export control -- This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities. Right to make changes -- NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Non-automotive qualified products -- Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. Suitability for use -- NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the SSTUB32866_4 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 28 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. 16.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. 17. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com SSTUB32866_4 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 04 -- 15 April 2010 (c) NXP B.V. 2010. All rights reserved. 29 of 30 SSTUB32866 NXP Semiconductors 1.8 V DDR2-800 configurable registered buffer with parity 18. Contents 1 2 3 4 4.1 5 6 6.1 6.2 7 7.1 8 9 10 10.1 11 11.1 11.2 11.3 11.4 12 13 13.1 13.2 13.3 13.4 14 15 16 16.1 16.2 16.3 16.4 17 18 General description . . . . . . . . . . . . . . . . . . . . . . 1 Features and benefits . . . . . . . . . . . . . . . . . . . . 1 Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Ordering information . . . . . . . . . . . . . . . . . . . . . 2 Ordering options . . . . . . . . . . . . . . . . . . . . . . . . 2 Functional diagram . . . . . . . . . . . . . . . . . . . . . . 3 Pinning information . . . . . . . . . . . . . . . . . . . . . . 5 Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 7 Functional description . . . . . . . . . . . . . . . . . . . 8 Function table . . . . . . . . . . . . . . . . . . . . . . . . . . 9 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . 10 Recommended operating conditions. . . . . . . 11 Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . 12 Timing diagrams . . . . . . . . . . . . . . . . . . . . . . . 14 Test information . . . . . . . . . . . . . . . . . . . . . . . . 17 Parameter measurement information for data output load circuit . . . . . . . . . . . . . . . . . . 17 Data output slew rate measurement information . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 Error output load circuit and voltage measurement information . . . . . . . . . . . . . . . . 20 Partial parity out load circuit and voltage measurement information . . . . . . . . . . . . . . . . 21 Package outline . . . . . . . . . . . . . . . . . . . . . . . . 23 Soldering of SMD packages . . . . . . . . . . . . . . 24 Introduction to soldering . . . . . . . . . . . . . . . . . 24 Wave and reflow soldering . . . . . . . . . . . . . . . 24 Wave soldering . . . . . . . . . . . . . . . . . . . . . . . . 24 Reflow soldering . . . . . . . . . . . . . . . . . . . . . . . 25 Abbreviations . . . . . . . . . . . . . . . . . . . . . . . . . . 26 Revision history . . . . . . . . . . . . . . . . . . . . . . . . 27 Legal information. . . . . . . . . . . . . . . . . . . . . . . 28 Data sheet status . . . . . . . . . . . . . . . . . . . . . . 28 Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . 29 Contact information. . . . . . . . . . . . . . . . . . . . . 29 Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 Please be aware that important notices concerning this document and the product(s) described herein, have been included in section `Legal information'. (c) NXP B.V. 2010. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 15 April 2010 Document identifier: SSTUB32866_4