19-3863; Rev 0; 4/06 KIT ATION EVALU E L B A AVAIL 1.8V, Low-Power, 12-Bit, 170Msps ADC for Broadband Applications The MAX1213N is a monolithic, 12-bit, 170Msps analog-to-digital converter (ADC) optimized for outstanding dynamic performance at high-IF frequencies beyond 300MHz. The product operates with conversion rates up to 170Msps while consuming only 720mW. At 170Msps and an input frequency up to 100MHz, the MAX1213N achieves an 87dBc spurious-free dynamic range (SFDR) with excellent 67.2dB signal-to-noise ratio (SNR) that remains flat (within 2dB) for input tones up to 250MHz. This makes it ideal for wideband applications such as communications receivers, cable-head end receivers, and power-amplifier predistortion in cellular base-station transceivers. The MAX1213N operates from a single 1.8V power supply. The analog input is designed for AC-coupled differential or single-ended operation. The ADC also features a selectable on-chip divide-by-2 clock circuit that accepts clock frequencies as high as 340MHz. A lowvoltage differential signal (LVDS) sampling clock is recommended for best performance. The converter provides LVDS-compatible digital outputs with data format selectable to be either two's complement or offset binary. The MAX1213N is available in a 68-pin QFN package with exposed paddle (EP) and is specified over the industrial (-40C to +85C) temperature range. See the Pin-Compatible Versions table for a complete selection of 8-bit, 10-bit, and 12-bit high-speed ADCs in this family. Applications Features 170Msps Conversion Rate Excellent Low-Noise Characteristics SNR = 67.2dB at fIN = 100MHz SNR = 65.2dB at fIN = 250MHz Excellent Dynamic Range SFDR = 87dBc at fIN = 100MHz SFDR = 79dBc at fIN = 250MHz Single 1.8V Supply 720mW Power Dissipation at fSAMPLE = 170Msps and fIN = 100MHz On-Chip Track-and-Hold Amplifier Internal 1.24V-Bandgap Reference On-Chip Selectable Divide-by-2 Clock Input LVDS Digital Outputs with Data Clock Output MAX1213NEVKIT Available Ordering Information PART TEMP RANGE PINPACKAGE PKG CODE MAX1213NEGK-D -40C to +85C 68 QFN-EP* G6800-4 -40C to +85C 68 QFN-EP* G6800-4 MAX1213NEGK+D *EP = Exposed paddle. +Denotes lead-free package. D = Dry pack. Base-Station Power-Amplifier Linearization Cable-Head End Receivers Pin-Compatible Versions Wireless and Wired Broadband Communications Communications Test Equipment PART Radar and Satellite Subsystems Pin Configuration appears at end of data sheet. RESOLUTION (BITS) SPEED GRADE (Msps) ON-CHIP BUFFER MAX1121 8 250 Yes MAX1122 10 170 Yes MAX1123 10 210 Yes MAX1124 10 250 Yes MAX1213 12 170 Yes MAX1214 12 210 Yes MAX1215 12 250 Yes MAX1213N 12 170 No MAX1214N 12 210 No MAX1215N 12 250 No ________________________________________________________________ Maxim Integrated Products For pricing delivery, and ordering information please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com. 1 MAX1213N General Description MAX1213N 1.8V, Low-Power, 12-Bit, 170Msps ADC for Broadband Applications ABSOLUTE MAXIMUM RATINGS AVCC to AGND ......................................................-0.3V to +2.1V OVCC to OGND .....................................................-0.3V to +2.1V AVCC to OVCC .......................................................-0.3V to +2.1V AGND to OGND ....................................................-0.3V to +0.3V INP, INN to AGND ....................................-0.3V to (AVCC + 0.3V) All Digital Inputs to AGND........................-0.3V to (AVCC + 0.3V) REFIO, REFADJ to AGND ........................-0.3V to (AVCC + 0.3V) All Digital Outputs to OGND ....................-0.3V to (OVCC + 0.3V) Continuous Power Dissipation (TA = +70C, multilayer board) 68-Pin QFN-EP (derate 41.7mW/C above +70C).....3333mW Current into Any Pin..........................................................50mA Operating Temperature Range ...........................-40C to +85C Junction Temperature .....................................................+150C Storage Temperature Range ............................-60C to +150C Lead Temperature (soldering,10s) ..................................+300C Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ELECTRICAL CHARACTERISTICS (AVCC = OVCC = 1.8V, AGND = OGND = 0, fSAMPLE = 170MHz, differential clock input drive, 0.1F capacitor on REFIO, internal reference, digital output pins differential RL = 100. Limits are for TA = -40C to +85C, unless otherwise noted. Typical values are at TA = +25C.) (Note 1) PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS -2 0.55 +2 LSB -1.0 0.3 +1.3 LSB DC ACCURACY Resolution 12 Integral Nonlinearity INL fIN = 10MHz (Note 2) Differential Nonlinearity DNL No missing codes (Note 2) Transfer Curve Offset VOS (Note 2) Bits -5 +5 Offset Temperature Drift mV 10 V/C 1380 mVP-P 50 ppm/C ANALOG INPUTS (INP, INN) Full-Scale Input Voltage Range VFS 1160 Full-Scale Range Temperature Drift Common-Mode Input Voltage VCM 0.74 V Differential Input Capacitance CIN 2.5 pF Differential Input Resistance RIN 1.8 k FPBW 700 MHz Full-Power Analog Bandwidth Internally self-biased REFERENCE (REFIO, REFADJ) Reference Output Voltage VREFIO REFADJ = AGND 1.18 1.24 Reference Temperature Drift REFADJ Input High Voltage 90 VREFADJ Used to disable the internal reference AVCC - 0.3 1.30 V ppm/C V SAMPLING CHARACTERISTICS Maximum Sampling Rate fSAMPLE Minimum Sampling Rate fSAMPLE Clock Duty Cycle 170 MHz 20 40 to 60 % Aperture Delay tAD Figures 5, 11 620 ps Aperture Jitter tAJ Figure 11 0.15 psRMS 2 Set by clock-management circuit MHz _______________________________________________________________________________________ 1.8V, Low-Power, 12-Bit, 170Msps ADC for Broadband Applications (AVCC = OVCC = 1.8V, AGND = OGND = 0, fSAMPLE = 170MHz, differential clock input drive, 0.1F capacitor on REFIO, internal reference, digital output pins differential RL = 100. Limits are for TA = -40C to +85C, unless otherwise noted. Typical values are at TA = +25C.) (Note 1) PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS 200 500 mVP-P 1.15 0.25 V CLOCK INPUTS (CLKP, CLKN) Differential Clock Input Amplitude (Note 3) Clock Input Common-Mode Voltage Range Internally self-biased Clock Differential Input Resistance RCLK 11 25% k Clock Differential Input Capacitance CCLK 5 pF DYNAMIC CHARACTERISTICS (at AIN = -1dBFS) Signal-to-Noise Ratio SNR fIN = 10MHz 66.5 67.7 fIN = 100MHz 66.2 67.2 fIN = 200MHz fIN = 250MHz Signal-to-Noise and Distortion Spurious-Free Dynamic Range SINAD SFDR Worst Harmonics (HD2 or HD3) Two-Tone Intermodulation Distortion TTIMD dB 66 65.2 fIN = 10MHz 66.1 67.6 fIN = 100MHz 65.7 67.1 fIN = 200MHz 65.8 fIN = 250MHz 64.9 fIN = 10MHz 75.0 88 fIN = 100MHz 74.5 87.0 fIN = 200MHz dB dBc 80 fIN = 250MHz 79 fIN = 10MHz -88 -75.0 fIN = 100MHz -87 -74.5 fIN = 200MHz -80 fIN = 250MHz -79 fIN1 = 97MHz at -7dBFS, fIN2 = 100MHz at -7dBFS -86 dBc dBc LVDS DIGITAL OUTPUTS (D0P/N-D11P/N, ORP/N) Differential Output Voltage |VOD| RL = 100 280 440 mV Output Offset Voltage OVOS RL = 100 1.125 1.340 V _______________________________________________________________________________________ 3 MAX1213N ELECTRICAL CHARACTERISTICS (continued) MAX1213N 1.8V, Low-Power, 12-Bit, 170Msps ADC for Broadband Applications ELECTRICAL CHARACTERISTICS (continued) (AVCC = OVCC = 1.8V, AGND = OGND = 0, fSAMPLE = 170MHz, differential clock input drive, 0.1F capacitor on REFIO, internal reference, digital output pins differential RL = 100. Limits are for TA = -40C to +85C, unless otherwise noted. Typical values are at TA = +25C.) (Note 1) PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS LVCMOS DIGITAL INPUTS (CLKDIV, T/B) Digital Input-Voltage Low VIL Digital Input-Voltage High VIH 0.2 x AVCC 0.8 x AVCC V V TIMING CHARACTERISTICS CLK-to-Data Propagation Delay CLK-to-DCLK Propagation Delay DCLK-to-Data Propagation Delay tPDL Figure 5 tCPDL Figure 5 tCPDL - tPDL Figure 5 (Note 3) 1.98 ns 4.58 2.30 2.56 ns 2.82 ns LVDS Output Rise Time tRISE 20% to 80%, CL = 5pF 450 ps LVDS Output Fall Time tFALL 20% to 80%, CL = 5pF 450 ps Figure 5 11 Clock cycles Output Data Pipeline Delay tLATENCY POWER REQUIREMENTS Analog Supply Voltage Range AVCC Digital Supply Voltage Range OVCC Analog Supply Current IAVCC fIN = 100MHz Digital Supply Current IOVCC Analog Power Dissipation PDISS Power-Supply Rejection Ratio (Note 4) Note 1: Note 2: Note 3: Note 4: 4 PSRR 1.70 1.80 1.90 V 1.70 1.80 1.90 V 337 366 mA fIN = 100MHz 63 69 mA fIN = 100MHz 720 783 Offset 1.8 mV/V Gain 1.5 %FS/V mW Values at TA +25C guaranteed by production test, values at TA < +25C guaranteed by design and characterization. Static linearity and offset parameters are computed from an end-point curve fit. Parameter guaranteed by design and characterization: TA = -40C to +85C. PSRR is measured with both analog and digital supplies connected to the same potential. _______________________________________________________________________________________ 1.8V, Low-Power 12-Bit, 170Msps ADC for Broadband Applications -50 -60 -70 2 -80 -30 -40 -50 -60 3 -80 3 -90 5 4 4 5 -40 -50 -60 -70 -100 -100 -110 -110 0 20 30 40 50 60 70 80 ANALOG INPUT FREQUENCY (MHz) -20 -30 -40 -50 -60 -70 2 3 -80 fSAMPLE = 170MHz fIN1 = 96.973877MHz fIN2 = 99.9621582MHz AIN1 = AIN2 = -7dBFS IMD = -86dBc -20 -30 -40 0 fIN1 fIN2 -60 2fIN1 - fIN2 -70 10 MAX1213N toc03 20 30 40 50 60 70 80 ANALOG INPUT FREQUENCY (MHz) 70 SNR 65 2fIN2 - fIN1 SINAD 60 55 50 -90 -100 4 SNR/SINAD vs. ANALOG INPUT FREQUENCY (fSAMPLE = 170MHz, AIN = -1dBFS) -50 -80 5 4 -90 0 -10 AMPLITUDE (dBFS) fSAMPLE = 170MHz fIN = 250.040MHz AIN = -0.997dBFS SNR = 64.85dB SINAD = 64.6dB THD = -77.3dBc SFDR = 79.2dBc HD2 = -79.2dBc HD3 = -83.3dBc 20 30 40 50 60 70 80 ANALOG INPUT FREQUENCY (MHz) TWO-TONE IMD PLOT (8192-POINT DATA RECORD) MAX1213N toc04 0 -10 10 SNR/SINAD (dB) 10 5 -90 -100 FFT PLOT (8192-POINT DATA RECORD) -100 -110 10 20 30 40 50 60 70 80 ANALOG INPUT FREQUENCY (MHz) SFDR/(-THD) vs. ANALOG INPUT FREQUENCY (fSAMPLE = 170MHz, AIN = -1dBFS) 95 SFDR 90 HD2/HD3 (dBc) 75 -THD 70 65 20 30 40 50 60 70 80 ANALOG INPUT FREQUENCY (MHz) -50 -55 -60 -65 85 80 10 55 50 45 0 50 100 150 fIN (MHz) 200 250 300 50 100 150 200 250 300 fIN (MHz) SNR/SINAD vs. ANALOG INPUT AMPLITUDE (fSAMPLE = 170MHz, fIN = 64.985MHz) 70 60 SNR 50 -70 -75 -80 -85 HD2 -90 -95 -100 -105 -110 60 0 HD2/HD3 vs. ANALOG INPUT FREQUENCY (fSAMPLE = 170MHz, AIN = -1dBFS) MAX1213N toc07 100 45 0 SNR/SINAD (dB) 0 MAX1213N toc09 -110 MAX1213N toc08 AMPLITUDE (dBFS) -30 -80 2 -90 -20 -110 0 SFDR/(-THD) (dBc) MAX1213N toc02 -70 fSAMPLE = 170MHz fIN = 199.488MHz AIN = -0.942dBFS SNR = 65.7dB SINAD = 65.3dB THD = -75.7dBc SFDR = 77.4dBc HD2 = -77.4dBc HD3 = -81.5dBc 2 3 MAX1213N toc06 -40 -20 0 -10 AMPLITUDE (dBFS) -30 fSAMPLE = 170MHz fIN = 99.962MHz AIN = -0.997dBFS SNR = 67.2dB SINAD = 67.1dB THD = -85dBc SFDR = 86.2dBc HD2 = -95.6dBc HD3 = -86.2dBc MAX1213N toc05 AMPLITUDE (dBFS) -20 0 -10 AMPLITUDE (dBFS) fSAMPLE = 170MHz fIN = 12.471MHz AIN = -1.03dBFS SNR = 67.7dB SINAD = 67.6dB THD = -86.4dBc SFDR = 88.27dBc HD2 = -88.27dBc HD3 = -101.7dBc MAX1213N toc01 0 -10 FFT PLOT (8192-POINT DATA RECORD) FFT PLOT (8192-POINT DATA RECORD) FFT PLOT (8192-POINT DATA RECORD) 40 SINAD 30 20 HD3 10 0 0 50 100 150 fIN (MHz) 200 250 300 -55 -50 -45 -40 -35 -30 -25 -20 -15 -10 -5 0 ANALOG INPUT AMPLITUDE (dBFS) _______________________________________________________________________________________ 5 MAX1213N Typical Operating Characteristics (AVCC = OVCC = 1.8V, AGND = OGND = 0, fSAMPLE = 170MHz, AIN = -1dBFS, see each TOC for detailed information on test conditions, differential input drive, differential sine-wave clock input drive, 0.1F capacitor on REFIO, internal reference, digital output pins differential RL = 100, TA = +25C.) Typical Operating Characteristics (continued) (AVCC = OVCC = 1.8V, AGND = OGND = 0, fSAMPLE = 170MHz, AIN = -1dBFS, see each TOC for detailed information on test conditions, differential input drive, differential sine-wave clock input drive, 0.1F capacitor on REFIO, internal reference, digital output pins differential RL = 100, TA = +25C.) SNR/SINAD (dB) 65 -70 HD3 -80 55 50 45 -100 40 -110 0 -55 -50 -45 -40 -35 -30 -25 -20 -15 -10 -5 0 0 60 80 100 120 140 160 180 fSAMPLE (MHz) SFDR/(-THD) vs. SAMPLE FREQUENCY (fIN = 64.985MHz, AIN = -1dBFS) HD2/HD3 vs. SAMPLE FREQUENCY (fIN = 64.985MHz, AIN = -1dBFS) TOTAL POWER DISSIPATION vs. SAMPLE FREQUENCY (fIN = 64.985MHz, AIN = -1dBFS) 75 70 65 60 55 50 -95 -100 -105 -110 -115 40 60 80 100 120 140 160 180 0.735 0.710 0.685 0.660 0.635 0.610 HD2 0.585 -120 0 20 40 60 20 35 50 65 80 95 110 125 140 155 170 80 100 120 140 160 180 fSAMPLE (MHz) fSAMPLE (MHz) fSAMPLE (MHz) INTEGRAL NONLINEARITY vs. DIGITAL OUTPUT CODE DIFFERENTIAL NONLINEARITY vs. DIGITAL OUTPUT CODE GAIN BANDWIDTH PLOT (fSAMPLE = 170MHz, AIN = -1dBFS) 0.6 0.4 0.2 0.2 DNL (LSB) 0.4 0 -0.2 0 -0.4 -0.6 -0.6 -0.8 -0.8 DIGITAL OUTPUT CODE 0 -2 -3 -4 -5 -6 -7 -1.0 512 1024 1536 2048 2560 3072 3584 4096 1 -1 -0.2 -0.4 -1.0 fIN = 12.5MHz 0.8 MAX1213N toc18 0.6 1.0 GAIN (dB) fIN = 12.5MHz MAX1213N toc17 1.0 MAX1213N toc16 20 0.760 PDISS (-15mW) HD2/HD3 (dBc) -THD 80 HD3 -80 -85 -90 MAX1213N toc15 -70 -75 85 0.785 MAX1213N toc14 -60 -65 MAX1213N toc13 SFDR 0 40 ANALOG INPUT AMPLITUDE (dBFS) 90 0.8 20 ANALOG INPUT AMPLITUDE (dBFS) 95 0 SINAD 60 -90 100 6 SNR 70 HD2 -60 MAX1213N toc12 -40 -50 -THD 75 MAX1213N toc11 SFDR -55 -50 -45 -40 -35 -30 -25 -20 -15 -10 -5 SFDR/(-THD) (dBc) -30 MAX1213N toc10 100 95 90 85 80 75 70 65 60 55 50 45 40 35 30 SNR/SINAD vs. SAMPLE FREQUENCY (fIN = 64.985MHz, AIN = -1dBFS) HD2/HD3 vs. ANALOG INPUT AMPLITUDE (fSAMPLE = 170MHz, fIN = 64.985MHz) HD2/HD3 (dBc) SFDR/(-THD) (dBc) SFDR/(-THD) vs. ANALOG INPUT AMPLITUDE (fSAMPLE = 170MHz, fIN = 64.985MHz) INL (LSB) MAX1213N 1.8V, Low-Power 12-Bit, 170Msps ADC for Broadband Applications 0 512 1024 1536 2048 2560 3072 3584 4096 DIGITAL OUTPUT CODE 1 10 100 ANALOG INPUT FREQUENCY (MHz) _______________________________________________________________________________________ 1000 1.8V, Low-Power 12-Bit, 170Msps ADC for Broadband Applications SNR/SINAD vs. TEMPERATURE (fSAMPLE = 170MHz, fIN = 100MHz, AIN = -1dBFS) SNR 85 90 85 75 HD2/HD3 (dBc) SFDR/(-THD) (dBc) SINAD 64.5 -THD 70 65 63.5 80 HD3 75 70 65 60 62.5 HD2 95 80 66.5 65.5 100 SFDR 67.5 60 61.5 55 60.5 50 -15 10 35 60 85 55 50 -40 TEMPERATURE (C) -15 10 35 60 85 68 10 35 60 85 SFDR/(-THD) vs. SUPPLY VOLTAGE (fIN = 64.985MHz, AIN = -1dBFS) 100 97 94 SFDR/(-THD) (dBc) SINAD 66 65 64 63 MAX1213N toc23 SNR 67 -15 TEMPERATURE (C) MAX1213N toc22 70 69 -40 TEMPERATURE (C) SNR/SINAD vs. SUPPLY VOLTAGE (fIN = 64.985MHz, AIN = -1dBFS) SFDR 91 88 85 -THD 82 79 62 76 61 73 60 70 1.70 1.75 1.80 1.85 1.90 1.70 1.75 1.80 1.85 1.90 SUPPLY VOLTAGE (V) SUPPLY VOLTAGE (V) HD2/HD3 vs. SUPPLY VOLTAGE (fIN = 64.985MHz, AIN = -1dBFS) REFERENCE VOLTAGE vs. SUPPLY VOLTAGE (fIN = 64.985MHz, AIN = -1dBFS) -75 -80 1.250 MAX1213N toc24 -70 HD3 1.249 1.248 -85 VREF (V) -90 -95 -100 MAX1213N toc25 SNR/SINAD (dB) -40 HD2/HD3 (dBc) SNR/SINAD (dB) 68.5 90 MAX1213N toc21 69.5 HD2/HD3 vs. TEMPERATURE (fSAMPLE = 170MHz, fIN = 100MHz, AIN = -1dBFS) MAX1213N toc20 MAX1213N toc19 70.5 SFDR/(-THD) vs. TEMPERATURE (fSAMPLE = 170MHz, fIN = 100MHz, AIN = -1dBFS) HD2 1.247 1.246 1.245 -105 1.244 -110 1.243 -115 -120 1.242 1.70 1.75 1.80 1.85 SUPPLY VOLTAGE (V) 1.90 1.70 1.75 1.80 1.85 1.90 SUPPLY VOLTAGE (V) _______________________________________________________________________________________ 7 MAX1213N Typical Operating Characteristics (continued) (AVCC = OVCC = 1.8V, AGND = OGND = 0, fSAMPLE = 170MHz, AIN = -1dBFS, see each TOC for detailed information on test conditions, differential input drive, differential sine-wave clock input drive, 0.1F capacitor on REFIO, internal reference, digital output pins differential RL = 100, TA = +25C.) MAX1213N 1.8V, Low-Power, 12-Bit, 170Msps ADC for Broadband Applications Pin Description PIN NAME FUNCTION 1, 6, 11-14, 20, 25, 62, 63, 65 AVCC Analog Supply Voltage. Bypass AVCC to AGND with a parallel combination of 0.1F and 0.22F capacitors for best decoupling results. Connect all AVCC inputs together. See the Grounding, Bypassing, and Board Layout Considerations section. 2, 5, 7, 10, 15, 16, 18, 19, 21, 24, 64, 66, 67 AGND Analog Converter Ground. Connect all AGND inputs together. 3 REFIO Reference Input/Output. Pull REFADJ high to allow REFIO to accept an external reference. Pull REFADJ low to activate the internal 1.24V-bandgap reference. Connect a 0.1F capacitor from REFIO to AGND for both internal and external reference. 8 INP Reference Adjust Input. REFADJ allows for FSR adjustments by placing a resistor or trim potentiometer between REFADJ and AGND (decreases FSR) or REFADJ and REFIO (increases FSR). Connect REFADJ to AVCC to override the internal reference with an external source connected to REFIO. Connect REFADJ to AGND to allow the internal reference to determine the FSR of the data converter. See the FSR Adjustment Using the Internal Bandgap Reference section. Positive Analog Input Terminal. Internally self-biased to 0.74V. 9 INN Negative Analog Input Terminal. Internally self-biased to 0.74V. 4 8 REFADJ Clock Divider Input. CLKDIV controls the sampling frequency relative to the input clock frequency. CLKDIV has an internal pulldown resistor. CLKDIV = 0: Sampling frequency is at one-half the input clock frequency. CLKDIV = 1: Sampling frequency is equal to the input clock frequency. 17 CLKDIV 22 CLKP True Clock Input. Apply an LVDS-compatible input level to CLKP. Internally self-biased to 1.15V. 23 CLKN Complementary Clock Input. Apply an LVDS-compatible input level to CLKN. Internally selfbiased to 1.15V. 26, 45, 61 OGND Digital Converter Ground. Ground connection for digital circuitry and output drivers. Connect all OGND inputs together. 27, 28, 41, 44, 60 OVCC Digital Supply Voltage. Bypass OVCC with a 0.1F capacitor to OGND. Connect all OVCC inputs together. See the Grounding, Bypassing, and Board Layout Considerations section. 29 D0N Complementary Output Bit 0 (LSB) 30 D0P True Output Bit 0 (LSB) 31 D1N Complementary Output Bit 1 32 D1P True Output Bit 1 33 D2N Complementary Output Bit 2 34 D2P True Output Bit 2 35 D3N Complementary Output Bit 3 36 D3P True Output Bit 3 _______________________________________________________________________________________ 1.8V, Low-Power, 12-Bit, 170Msps ADC for Broadband Applications PIN NAME FUNCTION 37 D4N Complementary Output Bit 4 38 D4P True Output Bit 4 39 D5N Complementary Output Bit 5 40 D5P True Output Bit 5 42 DCLKN Complementary Clock Output. This output provides an LVDS-compatible output level and can be used to synchronize external devices to the converter clock. 43 DCLKP True Clock Output. This output provides an LVDS-compatible output level and can be used to synchronize external devices to the converter clock. 46 D6N Complementary Output Bit 6 47 D6P True Output Bit 6 48 D7N Complementary Output Bit 7 49 D7P True Output Bit 7 50 D8N Complementary Output Bit 8 51 D8P True Output Bit 8 52 D9N Complementary Output Bit 9 53 D9P True Output Bit 9 54 D10N Complementary Output Bit 10 55 D10P True Output Bit 10 56 D11N Complementary Output Bit 11 (MSB) 57 D11P True Output Bit 11 (MSB) 58 ORN Complementary Out-of-Range Control Bit Output. If an out-of-range condition is detected, bit ORN flags this condition by transitioning low. 59 ORP True Out-of-Range Control Bit Output. If an out-of-range condition is detected, bit ORP flags this condition by transitioning high. 68 T/B Output Format Select. This LVCMOS-compatible input controls the digital output format of the MAX1213N. T/B has an internal pulldown resistor. T/B = 0: Two's-complement output format. T/B = 1: Binary output format. -- EP Exposed Paddle. The exposed paddle is located on the backside of the chip and must be connected to AGND. _______________________________________________________________________________________ 9 MAX1213N Pin Description (continued) MAX1213N 1.8V, Low-Power, 12-Bit, 170Msps ADC for Broadband Applications OVCC AVCC INP 12-BIT PIPELINE ADC T/H MAX1213N INN 900 900 DCLKP DCLKN COMMONMODE BUFFER REFIO REFERENCE REFADJ DIV1/DIV2 D0P/N CLOCK MANAGEMENT D1P/N LVDS DATA PORT D2P/N D11P/N CLKP ORP/ORN CLKN CLKDIV T/B AGND OGND Figure 1. Block Diagram Detailed Description-- Theory of Operation The MAX1213N uses a fully differential pipelined architecture that allows for high-speed conversion, optimized accuracy, and linearity while minimizing power consumption. Both positive (INP) and negative/complementary analog input terminals (INN) are centered around a 0.74V common-mode voltage, and accept a differential analog input voltage swing of VFS / 4 each, resulting in a typical 1.38VP-P differential full-scale signal swing. Inputs INP and INN are sampled when the differential sampling clock signal transitions high. When using the clock- 10 divide mode, the analog inputs are sampled at every other high transition of the differential sampling clock. Each pipeline converter stage converts its input voltage to a digital output code. At every stage, except the last, the error between the input voltage and the digital output code is multiplied and passed along to the next pipeline stage. Digital error correction compensates for ADC comparator offsets in each pipeline stage and ensures no missing codes. The result is a 12-bit parallel digital output word in user-selectable two's-complement or offset binary output formats with LVDS-compatible output levels. See Figure 1 for a more detailed view of the MAX1213N architecture. ______________________________________________________________________________________ 1.8V, Low-Power, 12-Bit, 170Msps ADC for Broadband Applications and allow a 1.38VP-P differential input voltage swing (Figure 2). Both inputs are self-biased through 900 resistors, resulting in a typical differential input resistance of 1.8k. Drive the analog inputs of the MAX1213N in AC-coupled configuration to achieve the best dynamic performance. See the TransformerCoupled, Differential Analog Input Drive section. AVCC T/H MAX1213N INP CP 900 CS 12-BIT PIPELINE ADC 900 CS INN CP FROM CLOCKMANAGEMENT BLOCK TO COMMON MODE CS IS THE SAMPLING CAPACITANCE CP IS THE PARASITIC CAPACITANCE 1pF VCM + VFS / 4 INP VCM INN VCM - VFS / 4 GND +VFS / 2 GND 1.38V DIFFERENTIAL FSR INP - INN -VFS / 2 Figure 2. Simplified Analog Input Architecture and Allowable Input Voltage Range ______________________________________________________________________________________ 11 MAX1213N Analog Inputs (INP, INN) INP and INN are the fully differential inputs of the MAX1213N. Differential inputs usually feature good rejection of even-order harmonics, which allows for enhanced AC performance as the signals are progressing through the analog stages. The MAX1213N analog inputs are self-biased at a 0.74V common-mode voltage MAX1213N 1.8V, Low-Power, 12-Bit, 170Msps ADC for Broadband Applications REFT ADC FULL SCALE = REFT - REFB 1V G REFERENCESCALING AMPLIFIER REFB REFERENCE BUFFER REFIO 0.1F REFADJ* CONTROL LINE TO DISABLE REFERENCE BUFFER 100* *REFADJ MAY BE SHORTED TO AGND DIRECTLY. MAX1213N AVCC AVCC / 2 REFT: TOP OF REFERENCE LADDER. REFB: BOTTOM OF REFERENCE LADDER. Figure 3. Simplified Reference Architecture On-Chip Reference Circuit The MAX1213N features an internal 1.24V-bandgap reference circuit (Figure 3), which, in combination with an internal reference-scaling amplifier, determines the FSR of the MAX1213N. Bypass REFIO with a 0.1F capacitor to AGND. To compensate for gain errors or increase/decrease the ADC's FSR, the voltage of this bandgap reference can be indirectly adjusted by adding an external resistor (e.g., 100k trim potentiometer) between REFADJ and AGND or REFADJ and REFIO. See the Applications Information section for a detailed description of this process. To disable the internal reference, connect REFADJ to AVCC. Apply an external, stable reference to set the converter's full scale. To enable the internal reference, connect REFADJ to AGND. Clock Inputs (CLKP, CLKN) Drive the clock inputs of the MAX1213N with an LVDSor LVPECL-compatible clock to achieve the best dynamic performance. The clock signal source must be of high quality and low phase noise to avoid any degradation in the noise performance of the ADC. The clock inputs (CLKP, CLKN) are internally biased to 1.15V and accept a typical 0.5VP-P differential signal swing (Figure 4). See the Differential, AC-Coupled LVPECL-Compatible Clock Input section for more circuit details on how to drive CLKP and CLKN appropriately. Although not recommended, the clock inputs also accept a single-ended input signal. 12 AVDD 2.89k CLKP 5.35k 5.35k CLKN 5.35k AGND Figure 4. Simplified Clock Input Architecture The MAX1213N also features an internal clock-management circuit (duty-cycle equalizer) that ensures the clock signal applied to inputs CLKP and CLKN is processed to provide a 50% duty-cycle clock signal that desensitizes the performance of the converter to variations in the duty cycle of the input clock source. Note that the clock duty-cycle equalizer cannot be turned off externally and requires a minimum 20MHz clock frequency to allow the device to meet data sheet specifications. ______________________________________________________________________________________ 1.8V, Low-Power, 12-Bit, 170Msps ADC for Broadband Applications Divide-by-2 Clock Control (CLKDIV) The MAX1213N offers a clock control line (CLKDIV), which supports the reduction of clock jitter in a system. Connect CLKDIV to OGND to enable the ADC's internal divide-by-2 clock divider. Data is now updated at onehalf the ADC's input clock rate. CLKDIV has an internal pulldown resistor and can be left open for applications that require this divide-by-2 mode. Connecting CLKDIV to OVCC disables the divide-by-2 mode. System Timing Requirements Figure 5 shows the relationship between the clock input and output, analog input, sampling event, and data output. The MAX1213N samples on the rising (falling) edge of CLKP (CLKN). Output data is valid on the next rising (falling) edge of the DCLKP (DCLKN) clock, but has an internal latency of 11 clock cycles. SAMPLING EVENT SAMPLING EVENT Digital Outputs (D0P/N-D11P/N, DCLKP/N, ORP/N) and Control Input T/B Digital outputs D0P/N-D11P/N, DCLKP/N, and ORP/N are LVDS compatible, and data on D0P/N-D11P/N is presented in either binary or two's-complement format (Table 1). The T/B control line is an LVCMOS-compatible input, which allows the user to select the desired output format. Pulling T/B low outputs data in two's complement and pulling it high presents data in offset binary format on the 12-bit parallel bus. T/B has an internal pulldown resistor and may be left unconnected in applications using only two's-complement output format. All LVDS outputs provide a typical 0.325V voltage swing around a 1.2V common-mode voltage, and must be terminated at the far end of each transmission line pair (true and complementary) with 100. Apply a 1.7V to 1.9V voltage supply at OVCC to power the LVDS outputs. The MAX1213N offers an additional differential output pair (ORP, ORN) to flag out-of-range conditions, where out-of-range is above positive or below negative full scale. An out-of-range condition is identified with ORP (ORN) transitioning high (low). Note: Although a differential LVDS output architecture reduces single-ended transients to the supply and ground planes, capacitive loading on the digital outputs should still be kept as low as possible. Using LVDS buffers on the digital outputs of the ADC when driving larger loads may improve overall performance and reduce system-timing constraints. SAMPLING EVENT SAMPLING EVENT SAMPLING EVENT N + 11 N + 12 INP INN tAD CLKN N N+1 N + 10 CLKP tCH tCL tCPDL DCLKN N - 11 N - 10 N-1 N+1 N DCLKP tLATENCY tPDL D0P/D0N- D11P/D11N ORP/N N - 11 N - 10 N-9 N-1 N N+1 tCPDL - tPDL~ 0.4 x tSAMPLE WITH tSAMPLE = 1 / fSAMPLE NOTE: THE ADC SAMPLES ON THE RISING EDGE OF CLKP. THE RISING EDGE OF DCLKP CAN BE USED TO EXTERNALLY LATCH THE OUTPUT DATA. Figure 5. Simplified LVDS Output Architecture ______________________________________________________________________________________ 13 MAX1213N Data Clock Outputs (DCLKP, DCLKN) The MAX1213N features a differential clock output, which can be used to latch the digital output data with an external latch or receiver. Additionally, the clock output can be used to synchronize external devices (e.g., FPGAs) to the ADC. DCLKP and DCLKN are differential outputs with LVDS-compatible voltage levels. There is a 4.58ns delay time between the rising (falling) edge of CLKP (CLKN) and the rising edge of DCLKP (DCLKN). See Figure 5 for timing details. MAX1213N 1.8V, Low-Power, 12-Bit, 170Msps ADC for Broadband Applications Table 1. MAX1213N Digital Output Coding INP ANALOG INPUT VOLTAGE LEVEL INN ANALOG INPUT VOLTAGE LEVEL OUT-OF-RANGE ORP (ORN) BINARY DIGITAL OUTPUT CODE (D11P/N-D0P/N) TWO'S-COMPLEMENT DIGITAL OUTPUT CODE (D11P/N-D0P/N) > VCM + VFS / 4 < VCM - VFS / 4 1 (0) 1111 1111 1111 (exceeds +FS, OR set) 0111 1111 1111 (exceeds +FS, OR set) VCM + VFS / 4 VCM - VFS / 4 0 (1) 1111 1111 1111 (+FS) 0111 1111 1111 (+FS) 0000 0000 0000 or 1111 1111 1111 (FS/2) VCM VCM 0 (1) 1000 0000 0000 or 0111 1111 1111 (FS/2) VCM - VFS / 4 VCM + VFS / 4 0 (1) 0000 0000 0000 (-FS) 1000 0000 0000 (-FS) < VCM + VFS / 4 > VCM - VFS / 4 1 (0) 00 0000 0000 (exceeds -FS, OR set) 10 0000 0000 (exceeds -FS, OR set) Applications Information FSR Adjustments Using the Internal Bandgap Reference The MAX1213N supports a 10% (5%) full-scale adjustment range. To decrease the full-scale signal range, add an external resistor value ranging from 13k to 1M between REFADJ and AGND. Adding a variable resistor, potentiometer, or predetermined resis- CONFIGURATION TO INCREASE THE FSR OF THE MAX1213N CONFIGURATION TO DECREASE THE FSR OF THE MAX1213N REFERENCESCALING AMPLIFIER ADC FULL SCALE = REFT - REFB REFT tor value between REFADJ and REFIO increases the FSR of the data converter. Figure 6a shows the two possible configurations and their impact on the overall full-scale range adjustment of the MAX1213N. Do not use resistor values of less than 13k to avoid instability of the internal gain regulation loop for the bandgap reference. See Figure 6b for the resulting FSR for a series of resistor values. REFERENCESCALING AMPLIFIER ADC FULL SCALE = REFT - REFB REFT G G REFERENCE REFB BUFFER REFERENCE REFB BUFFER 1V 1V REFIO REFIO 0.1F REFADJ 0.1F 13k TO 1M REFADJ CONTROL LINE TO DISABLE REFERENCE BUFFER MAX1213N AVCC CONTROL LINE TO DISABLE REFERENCE BUFFER AVCC / 2 MAX1213N AVCC 13k TO 1M AVCC / 2 Figure 6a. Circuit Suggestions to Adjust the ADC's Full-Scale Range 14 ______________________________________________________________________________________ 1.8V, Low-Power, 12-Bit, 170Msps ADC for Broadband Applications 1.32 RESISTOR VALUE APPLIED BETWEEN REFADJ AND REFIO INCREASES VFS 1.30 The MAX1213N dynamic performance depends on the use of a very clean clock source. The phase noise floor of the clock source has a negative impact on the SNR performance. Spurious signals on the clock signal source also affect the ADC's dynamic range. The preferred method of clocking the MAX1213N is differentially with LVDS- or LVPECL-compatible input levels. The fast data transition rates of these logic families minimize the clock-input circuitry's transition uncertainty, thereby improving the SNR performance. To accomplish this, a 50 reverse-terminated clock signal source with low phase noise is AC-coupled into a fast differential receiver such as the MC100LVEL16 (Figure 7). The receiver produces the necessary LVPECL output levels to drive the clock inputs of the data converter. MAX1213N fig06b 1.34 VFS (V) 1.28 1.26 1.24 1.22 RESISTOR VALUE APPLIED BETWEEN REFADJ AND AGND DECREASES VFS 1.20 1.18 1.16 1.14 0 100 200 300 400 500 600 700 800 900 1000 FS ADJUST RESISTOR (k) Figure 6b. FS Adjustment Range vs. FS Adjustment Resistor VCLK 0.1F SINGLE-ENDED INPUT TERMINAL 10k 8 0.1F 0.1F 2 7 150 50 MC100LVEL16D 0.1F 6 3 510 150 510 AVCC OVCC 4 5 0.01F INP CLKN CLKP D0P/N-D11P/N, ORP/N MAX1213N INN 12 AGND OGND Figure 7. Differential, AC-Coupled, PECL-Compatible Clock Input Configuration ______________________________________________________________________________________ 15 MAX1213N Differential, AC-Coupled, LVPECL-Compatible Clock Input FS VOLTAGE vs. FS ADJUST RESISTOR MAX1213N 1.8V, Low-Power, 12-Bit, 170Msps ADC for Broadband Applications Transformer-Coupled, Differential Analog Input Drive The MAX1213N provides the best SFDR and THD with fully differential input signals and it is not recommended to drive the ADC inputs in single-ended configuration. In differential input mode, even-order harmonics are usually lower since INP and INN are balanced, and each of the ADC inputs only requires half the signal swing compared to a single-ended configuration. Wideband RF transformers provide an excellent solution to convert a single-ended signal to a fully differential signal, required by the MAX1213N to reach its optimum dynamic performance. Apply a secondaryside termination of a 1:1 transformer (e.g., Mini-Circuit's ADT1-1WT) into two separate 24.9 resistors. Higher source impedance values can be used at the expense of degradation in dynamic performance. This configuration optimizes THD and SFDR performance of the ADC by reducing the effects of transformer parasitics. However, the source impedance combined with the shunt capacitance provided by a PC board and the ADC's parasitic capacitance limit the ADC's full-power input bandwidth. To further enhance THD and SFDR performance at high input frequencies (> 100MHz), a second transformer (Figure 8) should be placed in series with the singleended-to-differential conversion transformer. This transformer reduces the increase of even-order harmonics at high frequencies. Single-Ended, AC-Coupled Analog Inputs Although not recommended, the MAX1213N can be used in single-ended mode (Figure 9). AC-couple the analog signals to the positive input INP through a 0.1F capacitor terminated with a 49.9 resistor to AGND. Terminate the negative input INN with a 49.9 resistor in series with a 0.1F capacitor to AGND. In single-ended mode, the input range is limited to approximately half of the FSR of the device, and dynamic performance usually degrades. AVCC SINGLE-ENDED INPUT TERMINAL OVCC 0.1F 0.1F 1 ADT1-1WT 4 INP 3 ADT1-1WT 6 24.9 5 2 5 2 3 6 1 4 D0P/N-D11P/N, ORP/N 10 1% 24.9 MAX1213N 10 1% 12 INN 0.1F OGND AGND Figure 8. Analog Input Configuration with Back-to-Back Transformers and Secondary-Side Termination AVCC SINGLE-ENDED INPUT TERMINAL 0.1F OVCC INP D0P/N-D11P/N, ORP/N 49.9 1% 0.1F MAX1213N INN 12 49.9 1% AGND OGND Figure 9. Single-Ended, AC-Coupled Analog Input Configuration 16 ______________________________________________________________________________________ 1.8V, Low-Power, 12-Bit, 170Msps ADC for Broadband Applications The MAX1213N requires board-layout design techniques suitable for high-speed data converters. This ADC provides separate analog and digital power supplies. The analog and digital supply voltage pins accept 1.7V to 1.9V input voltage ranges. Although both supply types can be combined and supplied from one source, it is recommended to use separate sources to cut down on performance degradation caused by digital switching currents, which can couple into the analog supply network. Isolate analog and digital supplies (AVCC and OVCC) where they enter the PC board with separate networks of ferrite beads and capacitors to their corresponding grounds (AGND, OGND). To achieve optimum performance, provide each supply with a separate network of a 47F tantalum capacitor and parallel combinations of 10F and 1F ceramic capacitors. Additionally, the ADC requires each supply pin to be bypassed with separate 0.1F ceramic capacitors (Figure 10). Locate these capacitors directly at the ADC supply pins or as close as possible to the MAX1213N. Choose surface-mount capacitors, whose preferred location should be on the same side as the converter to save space and minimize the inductance. If close placement on the same side is not possible, these bypassing capacitors may be routed through vias to the bottom side of the PC board. Multilayer boards with separated ground and power planes produce the highest level of signal integrity. Consider the use of a split ground plane arranged to match the physical location of analog and digital ground on the ADC's package. The two ground planes should be joined at a single point so the noisy digital ground currents do not interfere with the analog ground plane. The dynamic currents that may need to travel long distances before they are recombined at a common source ground, resulting in large and undesirable ground loops, are a major concern with this approach. Ground loops can degrade the input noise by coupling back to the analog front-end of the converter, resulting in increased spurious activity, leading to decreased noise performance. Alternatively, all ground pins could share the same ground plane, if the ground plane is sufficiently isolated from any noisy, digital systems ground. To minimize the coupling of the digital output signals from the analog input, segregate the digital output bus carefully from the analog input circuitry. To further minimize the effects of digital noise coupling, ground return vias can be positioned throughout the layout to divert digital switching currents away from the sensitive analog sections of the ADC. This approach does not require split ground planes, but can be accomplished by placing substantial ground connections between the analog front-end and the digital outputs. BYPASSING--ADC LEVEL BYPASSING--BOARD LEVEL OVCC AVCC AVCC 0.1F 0.1F 1F AGND 10F 47F ANALOG POWERSUPPLY SOURCE 10F 47F DIGITAL/OUTPUT DRIVER POWERSUPPLY SOURCE OGND D0P/N-D11P/N, ORP/N OVCC MAX1213N 12 1F AGND OGND NOTE: EACH POWER-SUPPLY PIN (ANALOG AND DIGITAL) SHOULD BE DECOUPLED WITH AN INDIVIDUAL 0.1F CAPACITOR AS CLOSE AS POSSIBLE TO THE ADC. Figure 10. Grounding, Bypassing, and Decoupling Recommendations for the MAX1213N ______________________________________________________________________________________ 17 MAX1213N Grounding, Bypassing, and Board Layout Considerations MAX1213N 1.8V, Low-Power, 12-Bit, 170Msps ADC for Broadband Applications The MAX1213N is packaged in a 68-pin QFN-EP package (package code: G6800-4), providing greater design flexibility, increased thermal dissipation, and optimized AC performance of the ADC. The exposed paddle (EP) must be soldered down to AGND. In this package, the data converter die is attached to an EP lead frame with the back of this frame exposed at the package bottom surface, facing the PC board side of the package. This allows a solid attachment of the package to the board with standard infrared (IR) flow soldering techniques. Thermal efficiency is one of the factors for selecting a package with an exposed paddle for the MAX1213N. The exposed paddle improves thermal and ensures a solid ground connection between the ADC and the PC board's analog ground layer. Considerable care must be taken when routing the digital output traces for a high-speed, high-resolution data converter. Keep trace lengths at a minimum and place minimal capacitive loading (less than 5pF) on any digital trace to prevent coupling to sensitive analog sections of the ADC. It is recommended running the LVDS output traces as differential lines with 100 matched impedance from the ADC to the LVDS load device. Static Parameter Definitions Integral Nonlinearity (INL) Integral nonlinearity is the deviation of the values on an actual transfer function from a straight line. This straight line can be either a best straight-line fit or a line drawn between the end points of the transfer function, once offset and gain errors have been nullified. The static linearity parameters for the MAX1213N are measured using the histogram method with a 10MHz input frequency. Aperture Delay Aperture delay (tAD) is the time defined between the rising edge of the sampling clock and the instant when an actual sample is taken (Figure 11). Signal-to-Noise Ratio (SNR) For a waveform perfectly reconstructed from digital samples, the theoretical maximum SNR is the ratio of the fullscale analog input (RMS value) to the RMS quantization error (residual error). The ideal, theoretical minimum analog-to-digital noise is caused by quantization error only and results directly from the ADC's resolution (N bits): SNR[max] = 6.02 x N + 1.76 In reality, other noise sources such as thermal noise, clock jitter, signal phase noise, and transfer function nonlinearities also contribute to the SNR calculation and should be considered when determining the signal-tonoise ratio in ADC. The SNR for the MAX1213N is specified in decibels (dB), however, SNR can also be specified in dBFS. To obtain the SNR in dBFS, simply subtract the amplitude of the input tone (this number is given in dBFS) at which the SNR is measured from the SNR number in dB. For example, an ADC having an SNR of 67dB resulting from an input tone with amplitude -1dBFS will have an SNR of 67 - (-1) = 68dBFS. Signal-to-Noise Plus Distortion (SINAD) SINAD is computed by taking the ratio of the RMS signal to all spectral components excluding the fundamental and the DC offset. In the case of the MAX1213N, SINAD is computed from a curve fit. CLKP CLKN Differential Nonlinearity (DNL) Differential nonlinearity is the difference between an actual step width and the ideal value of 1 LSB. A DNL error specification of less than 1 LSB guarantees no missing codes and a monotonic transfer function. The MAX1213N's DNL specification is measured with the histogram method based on a 10MHz input tone. ANALOG INPUT tAD tAJ SAMPLED DATA (T/H) Dynamic Parameter Definitions Aperture Jitter Figure 11 shows the aperture jitter (tAJ), which is the sample-to-sample variation in the aperture delay. 18 T/H TRACK HOLD Figure 11. Aperture Jitter/Delay Specifications ______________________________________________________________________________________ TRACK 1.8V, Low-Power, 12-Bit, 170Msps ADC for Broadband Applications Intermodulation Distortion (IMD) IMD is the ratio of the RMS sum of the intermodulation products to the RMS sum of the two fundamental input tones. This is expressed as: VIM12 + VIM22 + ...... + VIM32 + VIMn2 IMD = 20 x log V12 + V22 * Fifth-order intermodulation products: 3 x fIN1 - 2 x fIN2, 3 x fIN2 - 2 x fIN1, 3 x fIN1 + 2 x fIN2, 3 x fIN2 + 2 x fIN1 Full-Power Bandwidth A large -1dBFS analog input signal is applied to an ADC and the input frequency is swept up to the point where the amplitude of the digitized conversion result has decreased by 3dB. The -3dB point is defined as the full-power input bandwidth frequency of the ADC. Pin Configuration AVCC 1 AGND 2 REFIO 63 62 61 60 59 58 D9P D9N D10N D10P D11N D11P ORN ORP OVCC OGND AVCC 67 66 65 64 AVCC AGND 68 AVCC AGND AGND T/B TOP VIEW 57 56 55 54 53 52 51 D8P 50 D8N 3 49 D7P REFADJ 4 48 D7N AGND 5 47 D6P AVCC 6 46 D6N AGND 7 45 OGND INP 8 44 OVCC INN 9 43 DCLKP AGND 10 42 DCLKN AVCC 11 41 OVCC AVCC 12 40 D5P AVCC 13 39 D5N D4P EP MAX1213N AVCC 14 38 AGND 15 37 D4N AGND 16 36 D3P CLKDIV 17 35 D3N D2P D2N D1P D1N D0P D0N OVCC OVCC AVCC OGND AGND CLKN CLKP AGND AVCC AGND AGND 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 QFN EP = EXPOSED PADDLE ______________________________________________________________________________________ 19 MAX1213N The fundamental input tone amplitudes (V1 and V2) are at -7dBFS. The intermodulation products are the amplitudes of the output spectrum at the following frequencies: * Second-order intermodulation products: fIN1 + fIN2, fIN2 - fIN1 * Third-order intermodulation products: 2 x fIN1 - fIN2, 2 x fIN2 - fIN1, 2 x fIN1 + fIN2, 2 x fIN2 + fIN1 * Fourth-order intermodulation products: 3 x fIN1 - fIN2, 3 x fIN2 - fIN1, 3 x fIN1 + fIN2, 3 x fIN2 + fIN1 Spurious-Free Dynamic Range (SFDR) SFDR is the ratio of the RMS amplitude of the carrier frequency (maximum signal component) to the RMS value of the next-largest noise or harmonic distortion component. SFDR is usually measured in dBc with respect to the carrier frequency amplitude or in dBFS with respect to the ADC's full-scale range. Package Information (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to www.maxim-ic.com/packages.) For the MAX1213N, the package code is G6800-4. 68L QFN.EPS MAX1213N 1.8V, Low-Power, 12-Bit, 170Msps ADC for Broadband Applications PACKAGE OUTLINE, 68L QFN, 10x10x0.9 MM 1 C 21-0122 2 20 ______________________________________________________________________________________ 1.8V, Low-Power, 12-Bit, 170Msps ADC for Broadband Applications PACKAGE OUTLINE, 68L QFN, 10x10x0.9 MM 1 C 21-0122 2 Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 ____________________ 21 (c) 2006 Maxim Integrated Products Printed USA is a registered trademark of Maxim Integrated Products, Inc. MAX1213N Package Information (continued) (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to www.maxim-ic.com/packages.)