TECHNICAL NOTES
1. Obtaining fully specifi ed performance from the ADCDS-1403 requires
careful attention to pc-card layout and power supply decoupling.
The device's analog and digital grounds are connected to each other
internally. Depending on the level of digital switching noise in the overall
CCD system, the performance of the ADCDS-1403 may be improved by
connecting all ground pins (7,32,33,35, 37) to a large analog ground
plane beneath the package. The use of a single +5V analog supply for
both the +5VA (pin 36) and +5VD (pin 34) may also be benefi cial.
2. Bypass all power supplies to ground with a 4.7μf tantalum capacitor in
parallel with a 0.1μf ceramic capacitor. Locate the capacitors as close to
the package as possible.
3. If using the suggested offset and gain adjust circuits
(Figure 3 & 5), place them as close to the ADCDS-1403's package as
possible.
4. A0 and A1 (pins 30, 31) should be bypassed with 0.1μf capacitors to
ground to reduce susceptibility to noise.
ADCDS-1403 Modes of Operation
The input amplifi er stage of the ADCDS-1403 provides the designer
with a tremendous amount of fl exibility. The architecture of the ADCDS-
1403 allows its input-amplifi er to be confi gured in any of the following
confi gurations:
• Direct Mode (AC coupled)
• Non-Inverting Mode
• Inverting Mode
When applying inputs which are less than 2.8Vp-p, a coarse gain
adjustment (applying an external resistor to pin 4) must be performed to
ensure that the full scale video input signal (saturated signal) produces a
2.8Vp-p signal at the input-amplifi er's output (Vout).
In all three modes of operation, the video portion of the signal at the
CDS input (i.e. input-amplifi er's Vout) must be more negative than its asso-
ciated reference level and Vout should
not exceed ±2.8V DC.
The ADCDS-1403 achieves it specifi ed accuracies without the need
for external calibration. If required, the device's small initial offset and
gain errors can be reduced to zero using the FINE GAIN ADJUST (pin1) and
OFFSET ADJUST (pin 2) features.
Figure 2a.
Figure 2b.
4
3
5
75
9
523
9
V
IN
NO CONNECT
V
OUT
= 2.8Vp-p
5k
9
0.01μF
Rext
4
3
5
75
9
523
9
V
IN
NO CONNECT V
OUT
= 2.8Vp-p
5k
9
0.01μF
Rext
Figure 2c.
4
3
5
75
9
523
9
V
IN
NO CONNECT
V
OUT
= 2.8Vp-p
5k
9
0.01μF
Direct Mode (AC Coupled)
This is the most common input confi guration as it allows the ADCDS-
1403 to interface directly to the output of the CCD with a minimum amount
of analog "front-end" circuitry. This mode of operation is used with full-
scale video input signals from 0.350Vp-p to 2.8Vp-p.
Figure 2a. describes the typical confi guration for applications using a
video input signal with a maximum amplitude of 0.350Vp-p. The coarse
gain of the input amplifi er is determined from the following equation:
VOUT = 2.8Vp-p = VIN*(1+(523/75)), with all internal resistors having a 1%
tolerance. Additional fi ne gain adjustment can be accomplished using the
Fine Gain Adjust (pin 1 see Figure 5).
Figure 2b. describes the typical confi guration for applications using a
video input signal with an amplitude greater than 0.350Vp-p and less than
2.8Vp-p. Using a single external series resistor (see Figure 4.), the coarse
gain of the ADCDS-1403 can be set, with additional fi ne gain adjustments
being made using the Fine Gain Adjust function (pin 1 see Figure 5). The
coarse gain of the input amplifi er can be determined from the following
equation:
VOUT = 2.8Vp-p = VIN*(1+(523/(75+Rext))), with all internal resistors having
a 1% tolerance.
POWER REQUIREMENTS MIN. TYP. MAX. UNITS
Power Supply Current
+12V Supply — +13 +16 mA
Power Supply Current
+5V Supply — +40 +46 mA
–5V Supply — –27 –35 mA
Power Dissipation — 0.50 0.60 Watts
Power Supply Rejection
(5%) @ +25°C — ±0.02 ±0.03 %FSR/%V
ENVIRONMENTAL
Operating Temperature Range
ADCDS-1403 0 — +70 °C
ADCDS-1403EX –55 — +125 °C
Storage Temperature –65 — +150 °C
Package Type 40-pin, TDIP
Weight 16.10 grams
ADCDS-1403
14-Bit, 3 Megapixels/Second Imaging Signal Processor
®®
DATEL • 11 Cabot Boulevard, Mansfi eld, MA 02048-1151 USA • Tel: (508) 339-3000 • www.datel.com • e-mail: help@datel.com
31 Mar 2011 ADCDS-1403.B02 Page 3 of 9